## 14 I/O + 12-ch ADC 8-bit EPROM-Based MCU

Version 1.2

Aug. 29, 2019

| Version | Date       | Description                                                                                                                                     | Modified Page |
|---------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0     | 2018/12/26 | Formal release.                                                                                                                                 | -             |
| 1.1     | 2019/04/23 | <ol> <li>Update the PA3 pin function.</li> <li>Update Characteristic Graph.</li> </ol>                                                          | 13, 14<br>110 |
| 1.2     | 2019/08/29 | <ol> <li>Modify the descriptions of DAA and RETIA instruction.</li> <li>Remove GOTO, CALL instructions and use LGOTO, LCALL instead.</li> </ol> | 95, 100<br>-  |

### **Revision History**

### **Table of Contents**

| 1. | 概辺  | <u>t</u> |                                                                 | 7  |
|----|-----|----------|-----------------------------------------------------------------|----|
|    | 1.1 | 功能…      |                                                                 | 7  |
| 1  | Ger | heral D  | escription                                                      | 10 |
| •• |     |          | es                                                              |    |
|    |     |          | Diagram                                                         |    |
|    | 1.3 |          | signment                                                        |    |
|    |     |          | scription                                                       |    |
|    | 1.4 | FIIIDe   |                                                                 | 14 |
| 2. | Mei | mory C   | Organization                                                    | 15 |
|    | 2.1 | Progra   | Im Memory                                                       | 15 |
|    | 2.2 | Data N   | lemory                                                          | 16 |
| 3. | Fur | nction   | Description                                                     |    |
| •  | 3.1 |          | e Special Function Register                                     |    |
|    |     | 3.1.1    | INDF (Indirect Addressing Register)                             |    |
|    |     | 3.1.2    | TMR0 (Timer0 Register)                                          |    |
|    |     | 3.1.3    | PCL (Low Byte of PC[10:0])                                      |    |
|    |     | 3.1.4    | STATUS (Status Register)                                        |    |
|    |     | 3.1.5    | FSR (Register File Selection Register)                          |    |
|    |     | 3.1.6    | PortA (PortA Data Register)                                     |    |
|    |     | 3.1.7    | PortB (PortB Data Register)                                     | 21 |
|    |     | 3.1.8    | PCON (Power Control Register)                                   | 21 |
|    |     | 3.1.9    | BWUCON (PortB Wake-up Control Register)                         |    |
|    |     | 3.1.10   | PCHBUF (High Byte of PC)                                        | 22 |
|    |     | 3.1.11   | ABPLCON (PortA/PortB Pull-Low Resistor Control Register)        |    |
|    |     | 3.1.12   | BPHCON (PortB Pull-High Resistor Control Register)              | 22 |
|    |     | 3.1.13   | INTE (Interrupt Enable Register)                                | 23 |
|    |     | 3.1.14   | INTF (Interrupt Flag Register)                                  | 24 |
|    |     | 3.1.15   | ADMD (ADC mode Register)                                        | 24 |
|    |     | 3.1.16   | ADR (ADC clock, ADC interrupt flag and ADC LSB output Register) | 25 |
|    |     | 3.1.17   | ADD (ADC output data Register)                                  | 26 |
|    |     | 3.1.18   | ADVREFH (ADC high reference voltage Register)                   | 26 |
|    |     |          | ADCR (Sampling pulse and ADC bit Register)                      |    |
|    |     | 3.1.20   | AWUCON (PortA Wake-up Control Register)                         | 27 |

|     | 3.1.21 | PACON (ADC analog pin Register)                        | . 27 |
|-----|--------|--------------------------------------------------------|------|
|     | 3.1.22 | INTEDG (Interrupt Edge Register)                       | . 27 |
|     | 3.1.23 | TMRH (Timer High Byte Register)                        | . 28 |
|     | 3.1.24 | ANAEN (Analog Circuit Enable Register)                 | . 28 |
|     | 3.1.25 | RFC (RFC Register)                                     | . 28 |
|     | 3.1.26 | TM3RH (Timer3 High Byte Register)                      | . 29 |
|     | 3.1.27 | OSCCAL (Internal Oscillator Frequency adjustment)      | . 29 |
|     | 3.1.28 | INTE2 (Interrupt Enable and Flag 2nd. Register)        | . 30 |
| 3.2 | T0MD   | Register                                               | .30  |
| 3.3 | F-page | Special Function Register                              | .32  |
|     | 3.3.1  | IOSTA (PortA I/O Control Register)                     | . 32 |
|     | 3.3.2  | IOSTB (PortB I/O Control Register)                     | . 32 |
|     | 3.3.3  | APHCON (PortA Pull-High Resistor Control Register)     | . 32 |
|     | 3.3.4  | PS0CV (Prescaler0 Counter Value Register)              | . 33 |
|     | 3.3.5  | BODCON (PortB Open-Drain Control Register)             | . 33 |
|     | 3.3.6  | CMPCR (Comparator voltage select Control Register)     | . 33 |
|     | 3.3.7  | PCON1 (Power Control Register1)                        | . 34 |
| 3.4 | S-page | e Special Function Register                            | .35  |
|     | 3.4.1  | TMR1 (Timer1 Register)                                 | . 35 |
|     | 3.4.2  | T1CR1 (Timer1 Control Register1)                       | . 35 |
|     | 3.4.3  | T1CR2 (Timer1 Control Register2)                       | . 36 |
|     | 3.4.4  | PWM1DUTY (PWM1 Duty Register)                          | . 37 |
|     | 3.4.5  | PS1CV (Prescaler1 Counter Value Register)              | . 37 |
|     | 3.4.6  | BZ1CR (Buzzer1 Control Register)                       | . 37 |
|     | 3.4.7  | IRCR (IR Control Register)                             | . 38 |
|     | 3.4.8  | TBHP (Table Access High Byte Address Pointer Register) | . 39 |
|     | 3.4.9  | TBHD (Table Access High Byte Data Register)            | . 39 |
|     | 3.4.10 | TMR2 (Timer2 Register)                                 | . 40 |
|     | 3.4.11 | T2CR1 (Timer2 Control Register1)                       | . 40 |
|     | 3.4.12 | T2CR2 (Timer2 Control Register2)                       | . 41 |
|     | 3.4.13 | PWM2DUTY (PWM2 Duty Register)                          | . 42 |
|     | 3.4.14 | PS2CV (Prescaler2 Counter Value Register)              | . 42 |
|     | 3.4.15 | BZ2CR (Buzzer2 Control Register)                       | . 42 |
|     | 3.4.16 | OSCCR (Oscillation Control Register)                   | . 43 |
|     | 3.4.17 | TMR3 (Timer3 Register)                                 | . 44 |
|     | 3.4.18 | T3CR1 (Timer3 Control Register1)                       | . 44 |

|      | 3.4.19    | T3CR2 (Timer3 Control Register2)                         | 45 |
|------|-----------|----------------------------------------------------------|----|
|      | 3.4.20    | PWM3DUTY (PWM3 Duty Register)                            | 46 |
|      | 3.4.21    | PS3CV (Prescaler3 Counter Value Register)                | 46 |
|      | 3.4.22    | BZ3CR (Buzzer3 Control Register)                         | 46 |
| 3.5  | I/O Po    | rt                                                       | 47 |
|      | 3.5.1     | Block Diagram of IO Pins                                 | 50 |
| 3.6  | Timer0    | )                                                        | 60 |
| 3.7  | Timer1    | / PWM1 / Buzzer1                                         | 61 |
| 3.8  | Timer2    | 2 / PWM2 / Buzzer2                                       | 64 |
| 3.9  | Timer3    | 8 / PWM3 / Buzzer3                                       | 66 |
| 3.10 | RFC M     | 1ode                                                     | 69 |
| 3.11 | IR Car    | rier                                                     | 70 |
| 3.12 | Low V     | oltage Detector (LVD)                                    | 70 |
| 3.13 | Voltage   | e Comparator                                             | 71 |
| 3.14 | Analog    | g-to-Digital Convertor (ADC)                             | 74 |
|      | 3.14.1    | ADC reference voltage                                    | 75 |
|      | 3.14.2    | ADC analog input channel                                 | 76 |
|      | 3.14.3    | ADC clock (ADCLK), sampling clock (SHCLK) and bit number | 77 |
|      | 3.14.4    | ADC operation                                            | 78 |
| 3.15 | Watch     | -Dog Timer (WDT)                                         | 78 |
| 3.16 | Interru   | pt                                                       | 79 |
|      | 3.16.1    | Timer0 Overflow Interrupt                                | 79 |
|      | 3.16.2    | Timer1 Underflow Interrupt                               | 80 |
|      | 3.16.3    | Timer2 Underflow Interrupt                               | 80 |
|      | 3.16.4    | Timer3 Underflow Interrupt                               | 80 |
|      | 3.16.5    | WDT Timeout Interrupt                                    | 80 |
|      | 3.16.6    | PA/PB Input Change Interrupt                             | 80 |
|      | 3.16.7    | External 0 Interrupt                                     | 80 |
|      | 3.16.8    | External 1 Interrupt                                     | 80 |
|      | 3.16.9    | LVD Interrupt                                            | 80 |
|      | 3.16.10   | O Comparator Output Status Change Interrupt              | 81 |
|      | 3.16.11   | ADC end of conversion Interrupt                          | 81 |
| 3.17 | ' Oscilla | tion Configuration                                       | 81 |
| 3.18 | Operat    | ting Mode                                                | 83 |

|    |      | 3.18.1  | Normal Mode                            | 85  |
|----|------|---------|----------------------------------------|-----|
|    |      | 3.18.2  | Slow Mode                              | 85  |
|    |      | 3.18.3  | Standby Mode                           | 85  |
|    |      | 3.18.4  | Halt Mode                              | 86  |
|    |      | 3.18.5  | Wake-up Stable Time                    | 86  |
|    |      | 3.18.6  | Summary of Operating Mode              | 87  |
|    | 3.19 | Reset   | Process                                | 87  |
| 4. | Inst | ructio  | n Set                                  | 89  |
| 5. | Cor  | nfigura | tion Words                             | 105 |
| 6. | Eleo | ctrical | Characteristics                        | 106 |
|    | 6.1  | Absolu  | te Maximum Rating                      | 106 |
|    | 6.2  | DC Ch   | aracteristics                          | 106 |
|    | 6.3  | Compa   | arator / LVD Characteristics           | 109 |
|    | 6.4  | ADC C   | haracteristics                         | 109 |
|    | 6.5  | Charac  | cteristic Graph                        | 110 |
|    |      | 6.5.1   | Frequency vs. V <sub>DD</sub> of I_HRC | 110 |
|    |      | 6.5.2   | Frequency vs. Temperature of I_HRC     | 110 |
|    |      | 6.5.3   | Frequency vs. V_DD of I_LRC            | 110 |
|    |      | 6.5.4   | Frequency vs. Temperature of I_LRC     |     |
|    |      | 6.5.5   | Low Dropout Regulator vs. VDD          |     |
|    |      | 6.5.6   | Low Dropout Regulator vs. Temperature  | 112 |
|    |      | 6.5.7   | Pull High Resistor vs. VDD             | 112 |
|    |      | 6.5.8   | Pull High Resistor vs. Temperature     | 113 |
|    |      | 6.5.9   | VIH/VIL vs. VDD                        | 113 |
|    |      |         | VIH/VIL vs. Temperature                |     |
|    | 6.6  | Recom   | mended Operating Voltage               | 115 |
|    | 6.7  | LVR vs  | s. Temperature                         | 116 |
|    | 6.8  | LVD vs  | . Temperature                          | 116 |
| 7. | Pac  | kage [  | Dimension                              | 117 |
|    | 7.1  | 8-Pin F | Plastic SOP (150 mil)                  | 117 |
|    | 7.2  | 14-Pin  | Plastic SOP (150 mil)                  | 117 |
|    | 7.3  | 16-Pin  | Plastic SOP (150 mil)                  | 118 |
| 8. | Ord  | ering l | nformation                             | 118 |
|    |      | -       |                                        |     |

#### 1. 概述

CY8B62A 是以EPROM作為記憶體的8 位元微控制器,除了適用於家電或量測等等的I/O應用設計。更針對霧化器產品做優化調適。採用CMOS製程並同時提供客戶低成本、高性能、及高抗電磁干擾等顯著優勢。CY8B62A核心建立在RISC精簡指令集架構可以很容易地做編輯和控制,共有55 條指令。除了少數指令需要2 個時序,大多數指令都是

1 個時序即能完成,可以讓使用者輕鬆地以程式控制完成不同的應用。因此非常適合各種中低記憶容量但又複雜的應用。

CY8B62A內建高精度十一加一通道十二位元類比數位轉換器,與高精度電壓比較器,足以應付各種類比介面的偵測與量測。

CY8B62A內建的高頻振盪器,能彈性選擇輸出頻率區段,以適用於多樣的霧化器元件,更可以程式細調輸出頻率,細度足以應付霧化器的元件偏差。

在I/O的資源方面,CY8B62A 有14 根彈性的雙向I/O腳,每個I/O腳都有單獨的暫存器控制為輸入或輸出腳。而且 每一個I/O腳位都有附加的程式控制功能如上拉或下拉電阻或開漏極(Open-Drain) 輸出。此外針對紅外線搖控的 產品方面,CY8B62A內建了可選擇頻率的紅外載波發射口。

CY8B62A 有四組計時器,可用系統頻率當作一般的計時的應用或者從外部訊號觸發來計數。另外CY8B62A 提供3

組 10 位元解析度的PWM輸出,3 組蜂鳴器輸出可用來驅動馬達、LED、或蜂鳴器等等。

CY8B62A 採用雙時鐘機制,高速振盪或者低速振盪都可以分別選擇內部RC振盪或外部Crystal輸入。在雙時鐘機制下,CY8B62A 可選擇多種工作模式如正常模式(Normal)、慢速模式(Slow mode)、待機模式(Standby mode) 與睡眠模式(Halt mode)可節省電力消耗延長電池壽命。並且微控制器在使用內部RC高速振盪時,低速振盪可以同時使用外部精準的Crystal計時。可以維持高速處理同時又能精準計算真實時間。

在省電的模式下如待機模式(Standby mode) 與睡眠模式(Halt mode)中,有多種事件可以觸發中斷喚醒CY8B62A 進入正常操作模式(Normal) 或 慢速模式(Slow mode) 來處理突發事件。

新增高頻率振盪器(FHOSC)有 11bit 讓使用者可調,出廠預設+/-1%,使用者可調整至+/-0.1%,並輸出 PWM3 至

PA2 •

CY8B62A 内建低速晶振 (32768Hz) 電容, CL 有Disable、7pF、9pF、12.5pF 四選項可選,方便客户減少外部 電容零件,仍可得到較精準的PPM 值。

#### 1.1 功能

系統主頻提供 20.8M/19.2M/16M/14.4M/13.6M提供選擇。

Timer 3 可option選擇直接輸出系統主頻,並提供最快半個Clock系統主頻輸出。

高频率振荡器(F<sub>HOSC</sub>)有 11bit R-page (1DH&1EH)給使用者微調,出廠trim至+/-1%,使用者可調整至+/-0.1%。

内建低速晶振 (32768Hz) 電容, $C_{L}$ 有Disable、7pF、9pF、12.5pF四種選項可選,方便客戶減少外部 電容器件,仍可得到較精准的PPM值。

- 超過 ±8KV 的ESD。
- 雜訊過濾功能(Noise Filter)打開時可容忍超過±4KV的EFT。(操作電壓@5V)
- 寬廣的工作電壓:(指令週期為4個CPU clock,亦即4T模式)
  - 2.0V ~ 5.5V @系統頻率 ≦8MHz。
  - 2.2V ~ 5.5V @系統頻率 > 8MHz。
- 寬廣的工作温度:-40℃~85℃。
- 2Kx14 bits EPROM ·
- 128 bytes SRAM •
- 14 根可分別單獨控制輸入輸出方向的I/O腳(GPIO)、PA[7:0]、PB[5:0]。
- PA[5, 3:0]及PB[3:0]可選擇輸入時使用內建下拉電阻。
- PA[7:0]及PB[5:0]可選擇輸入時使用上拉電阻。
- PB[5:0]可選擇開漏極輸出(Open-Drain)。
- PA[5]可選擇當作輸入或開漏極輸出(Open-Drain)。
- 所有I/O脚輸出可選擇定灌電流(Constant Sink Current)、小灌電流(Small Sink Current)、一般灌電流 (Normal Sink Current)或大灌電流(Large Sink Current)。
- 所有I/O腳輸出可選擇小推電流(Small Drive Current)或一般推電流(Normal Drive Current),除PA5外。
- 8 層程式堆棧(Stack)。
- 存取資料有直接或間接定址模式。
- 一組8位元上數計時器(Timer0)包含可程式化的頻率預除線路。
- 三組 10 位元下數計時器(Timer1, 2, 3)可選重複載入或連續下數計時。
- 三個 10 位元脈衝寬度調變(PWM1, 2, 3)。
- 三個蜂鳴器輸出(BZ1, 2, 3)。
- 38/57KHz紅外線載波頻率可供選擇,同時載波之極性也可以根據數據作選擇。
- 內建準確的低電壓偵測電路(LVD)。
- 內建十一加一通道 12 位元類比數位轉換器(Analog to Digital Converter)。
- 內建準確的電壓比較器(Voltage Comparator)。
- 內建上電復位電路(POR)。
- 內建低壓復位功能(LVR)。
- 內建看門狗計時(WDT),可由程式韌體控制開關。
- 內建電阻頻率轉換器(RFC)功能.
- 雙時鐘機制,系統可以隨時切換高速振盪或者低速振盪。
  - 高速振盪: E\_HXT (超過 6MHz外部高速石英振盪)

E\_XT (455K~6MHz外部石英振盪)

I\_HRC (1~20.8MHz內部高速RC振盪)

低速振盪: E\_LXT (32KHz外部低速石英振盪)

#### I\_LRC (內部 32KHz低速RC振盪)

- 四種工作模式可隨系統需求調整電流消耗:正常模式(Normal)、慢速模式(Slow mode)、待機模式 (Standby mode) 與 睡眠模式(Halt mode)。
- 十一種硬體中斷:
  - Timer0 溢位中斷。
  - Timer1 借位中斷。
  - Timer2 借位中斷。
  - Timer3 借位中斷。
  - WDT 中斷。
  - PA/PB 輸入狀態改變中斷。
  - 兩組外部中斷輸入。
  - 低電壓偵測中斷。
  - 比較器輸出轉態中斷。
  - 類比數位轉換完成中斷。
- CY8B62A在待機模式(Standby mode)下的十一種喚醒中斷:
  - Timer0 溢位中斷。
  - Timer1 借位中斷。
  - Timer2 借位中斷。
  - Timer3 借位中斷。
  - WDT 中斷。
  - PA/PB 輸入狀態改變中斷。
  - 兩組外部中斷輸入。
  - 低電壓偵測中斷。
  - 比較器輸出轉態中斷。
  - 類比數位轉換完成中斷%
- CY8B62A在睡眠模式(Halt mode)下的四種喚醒中斷:
  - WDT 中斷。
  - PA/PB 輸入狀態改變中斷。
  - 兩組外部中斷輸入。

#### 1. General Description

CY8B62A is an EPROM based 8-bit MCU tailored for ultrasonic atomizer applications. It also designed for ADC based applications like home appliances or meter equipment. CY8B62A adopts advanced CMOS technology to provide customers remarkable solution with low cost, high performance and high noise immunity benefits. RISC architecture is applied to CY8B62A and it provides 55 instructions. All instructions are executed in single instruction cycle except program branch and skip instructions which will take two instruction cycles. Therefore, CY8B62A is very suitable for those applications that are sophisticated but compact program size is required.

CY8B62A provides 11+1 channel high-precision 12-bit analog-to-digital converter (ADC), and high-precision Low Dropout Regulator and analog voltage comparator. They are suitable for any analog interface detection and measurement applications.

The CY8B62A built-in high speed oscillator can be optioned for different center frequency, and users can adjust this frequency in the program in very small frequency step. With this feature ensure that CY8B62A will find excellent use in different ultrasonic nebulizer applications.

As CY8B62A address I/O type applications, it can provide 14 I/O pins for applications which require abundant input and output functionality. Moreover, each I/O pin may have additional features, like Pull-High/Pull-Low resistor and open-drain output type through programming. Moreover, CY8B62A has built-in infrared (IR) carrier generator with selectable IR carrier frequency and polarity for applications which demand remote control feature.

CY8B62A also provides 4 sets of timers which can be used as regular timer based on system oscillation or event counter with external trigger clock. Moreover, CY8B62A provides 3 sets of 10-bit resolution Pulse Width Modulation (PWM) output and 3 sets of buzzer output in order to drive motor/LED and buzzer.

CY8B62A employs dual-clock oscillation mechanism, either high oscillation or low oscillation can be derived from internal resistor/capacitor oscillator or external crystal oscillator. Moreover, based on dual-clock mechanism, CY8B62A provides kinds of operation mode like Normal mode, Slow mode, Standby mode and Halt mode in order to save power consumption and lengthen battery operation life. Moreover, it is possible to use internal high-frequency oscillator as CPU operating clock source and external 32KHz crystal oscillator as timer clock input, so as to accurate count real time and maintain CPU working power.

While CY8B62A operates in Standby mode and Halt mode, kinds of event will issue interrupt requests and can wake-up CY8B62A to enter Normal mode and Slow mode in order to process urgent events.

#### 1.1 Features

Wide operating voltage range: (@ 4 CPU clock per instruction, i.e. 4T mode)
2.0V ~ 5.5V @system clock ≤ 8MHz.
2.2V ~ 5.5V @system clock > 8MHz.
Wide operating temperature: -40 °C ~ 85 °C.
2K x 14 bits EPROM.

128 bytes SRAM.

14 general purpose I/O pins (GPIO), PA[7:0], PB[5:0], with independent direction control.

PA[5, 3:0] and PB[3:0] have features of Pull-Low resistor for input pin.

PA[7:0] and PB[5:0] have features of Pull-High resistor.

PB[5:0] has features of Open-Drain output.

PA[5] has feature of input or open-drain output.

I/O ports output current mode can be constant sink, small sink, normal sink or large sink.

I/O ports output current mode can be small drive or normal drive(exclude PA5).

8-level hardware Stack.

Direct and indirect addressing modes for data access.

One 8-bit up-count timer (Timer0) with programmable prescaler.

Three 10-bit reload or continuous down-count timers (Timer1, 2, 3).

Three 10-bit resolution PWM (PWM1, 2, 3) output.

In a special mode, Timer3 input clock is provided from I\_HRC directly. PWM3 minimum width

can be half input clock.

Three buzzer (BZ1, 2, 3) output.

Selectable 38/57KHz IR carrier frequency and high/low polarity according to data value.

Built-in high-precision Low-Voltage Detector (LVD).

Built-in 11+1 channel high-precision 12-bit ADC.

Built-in high-precision Voltage Comparator.

Built-in Power-On Reset (POR).

Built-in Low-Voltage Reset (LVR).

Built-in Watch-Dog Timer (WDT) enabled/disabled by firmware control.

Built-in Resistance to Frequency Converter (RFC) function.

Dual-clock oscillation: System clock can switch between high oscillation and low oscillation.

• High oscillation: E\_HXT (External High Crystal Oscillator, above

6MHz) E\_XT (External Crystal Oscillator,

455K~6MHz)

I\_HRC (Internal High Resistor/Capacitor Oscillator ranging from 1M~20.8MHz)

• Low oscillation: E\_LXT (External Low Crystal Oscillator, about

32KHz) I\_LRC (Internal 32KHz oscillator)

Four kinds of operation mode to reduce system power consumption:

• Normal mode, Slow mode, Standby mode and Halt mode.

Eleven hardware interrupt events:

- Timer0 overflow interrupt.
- Timer1 underflow interrupt.
- Timer2 underflow interrupt.
- Timer3 underflow interrupt.
- WDT timeout interrupt.
- PA/PB input change interrupt.
- 2 set External interrupt.
- LVD interrupt.
- Comparator output status change interrupt.
- ADC end-of-convert interrupt.

Eleven interrupt events to wake-up CY8B62A from Standby mode:

- Timer0 overflow interrupt.
- Timer1 underflow interrupt.
- Timer2 underflow interrupt.
- Timer3 underflow interrupt.
- WDT timeout interrupt.
- PA/PB input change interrupt.
- 2 set External interrupt.
- LVD interrupt.
- Comparator output status change interrupt.
- ADC end-of-convert interrupt.

Four interrupt events to wake-up CY8B62A from Halt mode:

- WDT timeout interrupt.
- PA/PB input change interrupt.
- 2 set External interrupt.

#### 1.2 Block Diagram



#### 1.3 Pin Assignment

CY8B62A provides three kinds of package type which are SOP16, SOP14 and SOP8.



Figure 1 Package pin assignment

#### 1.4 Pin Description

| Pin Name                           | I/O | Description                                                                                                                                                                                                               |
|------------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PA0/ AIN0/ VREFH                   | I/O | PA0 is bidirectional I/O pin, and can be comparator analog input pins.<br>AIN0 is ADC analog input pin.<br>Moreover it can be ADC external high reference voltage source.                                                 |
| PA1/ AIN1/ EX_CKI1                 | I/O | PA1 is bidirectional I/O pin, and can be comparator analog input pins.<br>AIN1 is ADC analog input pin.<br>Moreover, it can be Timer2/3 clock source EX_CKI1.                                                             |
| PA2/ AIN2/ PWM3/<br>BZ3/ SDI       | I/O | PA2 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN2 is ADC analog input pin.<br>PA2 can be the output of PWM3 or Buzzer3.<br>PA2 can be programming pad SDI.                                  |
| PA3/ AIN3/LIR/ SDO                 | I/O | PA3 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN3 is ADC analog input pin.<br>If IR mode is enabled, this pin is Large-IR carrier output.<br>PA3 also can be programming pad SDO.           |
| PA4/ AIN4/<br>EX_CKI0/ SCK         | I/O | PA4 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN4 is ADC analog input pin.<br>PA4 can be the Timer0/1 clock source EX_CKI0.<br>PA4 can be programming pad SCK.                              |
| PA5/ RSTb/ Vpp                     | I/O | PA5 is an input pin or open-drain output pin.<br>PA5 can be the reset pin RSTb.<br>If this pin is more than 7.75V, it also can make CY8B62A enter EPROM<br>programming mode.                                              |
| PA6/ Xin                           | I/O | PA6 is a bidirectional I/O pin, and can be comparator analog input pin.<br>PA6 can be the input pin of crystal oscillator Xin.                                                                                            |
| PA7/ Xout                          | I/O | PA7 is a bidirectional I/O pin, and can be comparator analog input pin.<br>PA7 can be the output pin of crystal oscillator Xout.<br>PA7 also can be output of instruction clock.                                          |
| PB0/ AIN5/ INT0                    | I/O | PB0 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN5 is ADC analog input pin.<br>PB0 can be the input pin of external interrupt INT0.                                                          |
| PB1/ AIN6/ IR/ INT1                | I/O | PB1 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN6 is ADC analog input pin.<br>If IR mode is enabled, this pin is IR carrier output.<br>PB1 can be the input pin of external interrupt INT1. |
| PB2/ AIN7/ PWM2/<br>BZ2            | I/O | PB2 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN7 is ADC analog input pin.<br>PB2 can be the output of PWM2 or Buzzer2.                                                                     |
| PB3/ AIN8/ PWM1/<br>BZ1/ CMPO/ SDO | I/O | PB3 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN8 is ADC analog input pin.<br>PB3 can be the output of Buzzer1, PWM1 or comparator.<br>PB3 can be programming pad SDO.                      |
| PB4/ AIN9/ PWM1                    | I/O | PB4 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN9 is ADC analog input pin.<br>PB4 can be the output of PWM1 by config option.                                                               |
| PB5/ AIN10/ PWM2                   | I/O | PB5 is a bidirectional I/O pin, and can be comparator analog input pin.<br>AIN10 is ADC analog input pin.<br>PB5 can be the output of PWM2 by config option.                                                              |
| VDD                                | -   | Positive power supply.                                                                                                                                                                                                    |
| VSS                                | -   | Ground.                                                                                                                                                                                                                   |

#### 2. Memory Organization

CY8B62A memory is divided into two categories: one is program memory and the other is data memory.

#### 2.1 Program Memory

The program memory space of CY8B62A is 2K words. Therefore, the Program Counter (PC) is 11-bit wide in order to address any location of program memory.

Some locations of program memory are reserved as interrupt entrance. Power-On Reset vector is located at 0x000. Software interrupt vector is located at 0x001. Internal and external hardware interrupt vector is located at 0x008.

CY8B62A provides instruction GOTOA, CALLA to address 256 location of program space. CY8B62A also provides instructions LCALL and LGOTO to address any location of program space.

When a call or interrupt is happening, next ROM address is written to top of the stack, when RET, RETIA or RETIE instruction is executed, the top of stack data is read and load to PC.

CY8B62A program ROM address 0x7FE~0x7FF are reserved space, if user tries to write code in these addresses will get unexpected false functions.

CY8B62A program ROM address 0x00E~0x00F are preset rolling code can be released and used as normal program space.





#### 2.2 Data Memory

According to instructions used to access data memory, the data memory can be divided into three kinds of categories: one is R-page Special-function register (SFR) + General Purpose Register (GPR), another is F-page SFR and the other is S-page SFR. GPR are made of SRAM and user can use them to store variables or intermediate results.

R-page data memory is divided into 4 banks and can be accessed directly or indirectly through a SFR register which is File Select Register (FSR). STATUS [7:6] are used as Bank register BK[1:0] to select one bank out of the 4 banks.

R-page register can be divided into addressing mode: direct addressing mode and indirect addressing mode.

The indirect addressing mode of data memory access is described in the following graph. This indirect addressing mode is implied by accessing register INDF. The bank selection is determined by STATUS[7:6] and the location selection is from FSR[6:0].



Figure 3 Indirect Addressing Mode of Data Memory Access

The direct addressing mode of data memory access is described below. The bank selection is determined by STATUS [7:6] and the location selection is from instruction op-code[6:0] immediately.





R-page SFR can be accessed by general instructions like arithmetic instructions and data movement instructions. The R-page SFR occupies address from 0x0 to 0x1F of Bank 0. However, the same address range of Bank 1, Bank 2 and Bank 3 are mapped back to Bank 0. In other words, R-page SFR physically existed at Bank 0. The GPR physically occupy address from 0x20 to 0x7F of Bank 0 and 0x20 to 0x3F of Bank

1. Other bank in address from 0x20 to 0x7F are mapped back as the Table 1 shows.

The CY8B62A register name and address mapping of R-page SFR are described in the following table.

| Status [7:6]<br>Address | 00<br>(Bank 0) | 01<br>(Bank 1)             | 10<br>(Bank 2)     | 11<br>(Bank 3) |  |  |  |
|-------------------------|----------------|----------------------------|--------------------|----------------|--|--|--|
| 0x0                     | INDF           |                            |                    |                |  |  |  |
| 0x1                     | TMR0           |                            |                    |                |  |  |  |
| 0x2                     | PCL            |                            |                    |                |  |  |  |
| 0x3                     | STATUS         |                            |                    |                |  |  |  |
| 0x4                     | FSR            |                            |                    |                |  |  |  |
| 0x5                     | PORTA          |                            |                    |                |  |  |  |
| 0x6                     | PORTB          |                            |                    |                |  |  |  |
| 0x7                     | -              |                            |                    |                |  |  |  |
| 0x8                     | PCON           |                            |                    |                |  |  |  |
| 0x9                     | BWUCON         |                            |                    |                |  |  |  |
| 0xA                     | PCHBUF         |                            |                    |                |  |  |  |
| 0xB                     | ABPLCON        |                            |                    |                |  |  |  |
| 0xC                     | BPHCON         |                            |                    |                |  |  |  |
| 0xD                     | -              |                            |                    |                |  |  |  |
| 0xE                     | INTE           |                            |                    |                |  |  |  |
| 0xF                     | INTF           | The same mapping as Bank 0 |                    |                |  |  |  |
| 0x10                    | ADMD           | Ine                        | same mapping as ba |                |  |  |  |
| 0x11                    | ADR            |                            |                    |                |  |  |  |
| 0x12                    | ADD            |                            |                    |                |  |  |  |
| 0x13                    | ADVREFH        |                            |                    |                |  |  |  |
| 0x14                    | ADCR           |                            |                    |                |  |  |  |
| 0x15                    | AWUCON         |                            |                    |                |  |  |  |
| 0x16                    | PACON          |                            |                    |                |  |  |  |
| 0x17                    | -              |                            |                    |                |  |  |  |
| 0x18                    | INTEDG         |                            |                    |                |  |  |  |
| 0x19                    | TMRH           |                            |                    |                |  |  |  |
| 0x1A                    | ANAEN          |                            |                    |                |  |  |  |
| 0x1B                    | RFC            |                            |                    |                |  |  |  |
| 0x1C                    | TM3RH          |                            |                    |                |  |  |  |
| 0x1D                    | OSCCALH        |                            |                    |                |  |  |  |
| 0x1E                    | OSCCALL        |                            |                    |                |  |  |  |
| 0x1F                    | INTE2          |                            |                    |                |  |  |  |

| Status [7:6] | 00              | 01              | 10        | 11        |
|--------------|-----------------|-----------------|-----------|-----------|
| Address      | (Bank 0)        | (Bank 1)        | (Bank 2)  | (Bank 3)  |
| 0x20 ~ 0x3F  | General Purpose | General Purpose | Mapped to | Mapped to |
|              | Register        | Register        | bank0     | Bank1     |
| 0x40 ~ 0x7F  | General Purpose | Mapped to       | Mapped to | Mapped to |
|              | Register        | bank0           | bank0     | bank0     |

| Table 1 | R-page SFR Address Mapping |
|---------|----------------------------|
|---------|----------------------------|

F-page SFR can be accessed only by instructions IOST and IOSTR. S-page SFR can be accessed only by instructions SFUN and SFUNR. STATUS[7:6] bank select bits are ignored while F-page and S-page register is accessed. The register name and address mapping of F-page and S-page are depicted in the following

| SFR Category<br>Address | F-page SFR | S-page SFR |
|-------------------------|------------|------------|
| 0x0                     | -          | TMR1       |
| 0x1                     | -          | T1CR1      |
| 0x2                     | -          | T1CR2      |
| 0x3                     | -          | PWM1DUTY   |
| 0x4                     | -          | PS1CV      |
| 0x5                     | IOSTA      | BZ1CR      |
| 0x6                     | IOSTB      | IRCR       |
| 0x7                     | -          | TBHP       |
| 0x8                     | -          | TBHD       |
| 0x9                     | APHCON     | TMR2       |
| 0xA                     | PS0CV      | T2CR1      |
| 0xB                     | -          | T2CR2      |
| 0xC                     | BODCON     | PWM2DUTY   |
| 0xD                     | -          | PS2CV      |
| 0xE                     | CMPCR      | BZ2CR      |
| 0xF                     | PCON1      | OSCCR      |
| 0X10                    | -          | TMR3       |
| 0X11                    | -          | T3CR1      |
| 0X12                    | -          | T3CR2      |
| 0X13                    | -          | PWM3DUTY   |
| 0X14                    | -          | PS3CV      |
| 0X15                    | -          | BZ3CR      |

Table 2 F-page and S-page SFR Address Mapping

#### 3. Function Description

This chapter will describe the detailed operations of CY8B62A.

#### 3.1 R-page Special Function Register

#### 3.1.1 INDF (Indirect Addressing Register)

| Name | SFR Type      | Addr. | Bit7      | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|-----------|------|------|------|------|------|------|------|
| INDF | R             | 0x0   | INDF[7:0] |      |      |      |      |      |      |      |
|      | R/W Propert   | R/W   |           |      |      |      |      |      |      |      |
|      | Initial Value |       |           |      | ХХХХ | XXXX |      |      |      |      |

The register INDF is not physically existed and it is used as indirect addressing mode. Any instruction

accessing INDF actually accesses the register pointed by register FSR

#### 3.1.2 TMR0 (Timer0 Register)

| Name | SFR Type      | Addr. | Bit7      | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|-----------|------|------|------|------|------|------|------|
| TMR0 | R             | 0x1   | TMR0[7:0] |      |      |      |      |      |      |      |
|      | R/W           |       |           |      |      |      |      |      |      |      |
|      | Initial Value |       |           |      |      | XXXX | XXXX |      |      |      |

When read the register TMR0, it actually read the current running value of

Timer0. Write the register TMR0 will change the current value of Timer0.

Timer0 clock source can be from instruction clock F<sub>INST</sub>, or from external pin EX\_CKI0, or from Low Oscillator Frequency according to T0MD and configuration word setting.

#### 3.1.3 PCL (Low Byte of PC[10:0])

| Name | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3  | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|------|------|------|------|-------|------|------|------|
| PCL  | R             | 0x2   |      |      |      | PCL  | [7:0] |      |      |      |
|      | R/W Property  |       |      |      |      | R/   | W     |      |      |      |
|      | Initial Value |       | 0x00 |      |      |      |       |      |      |      |

The register PCL is the least significant byte (LSB) of 11-bit PC. PCL will be increased by one after one instruction is executed except some instructions which will change PC directly. The high byte of PC, i.e. PC[10:8], is not directly accessible. Update of PC[10:8] must be done through register PCHBUF.

For LGOTO instruction, PC[10:0] is from instruction word.

For LCALL instruction, PC[10:0] is from instruction word. Moreover the next PC address, i.e. PC+1, will push onto top of Stack.

#### 3.1.4 STATUS (Status Register)

| Name   | SFR Type     | Addr. | Bit7  | Bit6  | Bit5 | Bit4    | Bit3    | Bit2 | Bit1 | Bit0 |
|--------|--------------|-------|-------|-------|------|---------|---------|------|------|------|
| STATUS | R            | 0x3   | BK[1] | BK[0] | GP5  | /TO     | /PD     | Z    | DC   | С    |
| R/     | W Property   |       | R/W   | R/W   | R/W  | R/W(*2) | R/W(*1) | R/W  | R/W  | R/W  |
| Ir     | nitial Value |       | 0     | 0     | 0    | 1       | 1       | Х    | Х    | Х    |

The register STATUS contains result of arithmetic instructions and reasons to cause reset.

#### C: Carry/Borrow bit

C=1, carry is occurred for addition instruction or borrow is not occurred for subtraction instruction. C=0, carry is not occurred for addition instruction or borrow is occurred for subtraction instruction.

#### DC: Half Carry/half Borrow bit

DC=1, carry from the 4th LSB is occurred for addition instruction or borrow from the 4th LSB is not occurred for subtraction instruction.

DC=0, carry from the 4th LSB is not occurred for addition instruction or borrow from the 4th LSB is occurred for subtraction instruction.

#### Z: Zero bit

Z=1, result of logical operation is

zero. Z=0, result of logical operation

is not zero.

#### /PD: Power down flag bit

/PD=1, after power-up or after instruction CLRWDT is executed.

/PD=0, after instruction SLEEP is executed.

/TO: Time overflow flag bit

/TO=1, after power-up or after instruction CLRWDT or SLEEP is executed.

/TO=0, WDT timeout is occurred.

GP5: General purpose read/write register bit.

BK[1:0]: Bank register is used to select one specific bank of data memory. BK[1:0]=00b, Bank 0 is selected.

BK[1:0]=01b, Bank 1 is selected. BK[1:0]=10b, Bank 2 is selected. BK[1:0]=11b, Bank 3 is selected.

(\*1) can be cleared by sleep instruction.

(\*2) can be set by clrwdt instruction.

#### 3.1.5 FSR (Register File Selection Register)

| Name          | SFR Type         | Addr. | Bit7 | Bit6 | Bit5 | Bit4     | Bit3 | Bit2     | Bit1 | Bit0     |
|---------------|------------------|-------|------|------|------|----------|------|----------|------|----------|
| FSR R 0x4 GP7 |                  |       |      |      |      | FSR[6:0] |      |          |      |          |
|               | R/W Property R/W |       |      |      |      |          |      |          |      |          |
|               | Initial Value    |       | 0    | Х    | Х    | Х        | Х    | Х        | Х    | Х        |
|               |                  |       |      | 20   |      |          |      | Ver. 1.2 | 20   | 19/08/29 |

FSR[6:0]: Select one register out of 128 registers of specific Bank.

GP7: general register.

#### 3.1.6 PortA (PortA Data Register)

| Name  | SFR Type      | Addr. | Bit7      | Bit6        | Bit5      | Bit4       | Bit3       | Bit2      | Bit1      | Bit0  |
|-------|---------------|-------|-----------|-------------|-----------|------------|------------|-----------|-----------|-------|
| PortA | R             | 0x5   | PA7       | PA6         | PA5       | PA4        | PA3        | PA2       | PA1       | PA0   |
|       | R/W Property  | 4     |           |             |           | R/         | W          |           |           |       |
|       | Initial Value |       | Data late | ch value is | s xxxxxxx | , read val | ue is xxxx | xxxx port | value(PA7 | ~PA0) |

While reading PortA, it will get the status of the specific pin if that pin is configured as input pin. However, if that pin is configured as output pin, whether it will get the status of the pin or the value of the corresponding output data latch is depend on the configuration option RD\_OPT. While writing to PortA, data is written to PA's output data latch.

#### 3.1.7 PortB (PortB Data Register)

| Name  | SFR Type      | Addr. | Bit7      | Bit6        | Bit5       | Bit4        | Bit3       | Bit2        | Bit1      | Bit0  |
|-------|---------------|-------|-----------|-------------|------------|-------------|------------|-------------|-----------|-------|
| PortB | R             | 0x6   | GP7       | GP6         | PB5        | PB4         | PB3        | PB2         | PB1       | PB0   |
| I     | R/W Property  |       |           |             |            | R/          | W          |             |           |       |
|       | Initial Value |       | Data late | ch value is | s xxxxxxxx | , read valu | ue is xxxx | xxxx port v | /alue(PB5 | ~PB0) |

While reading PortB, it will get the status of the specific pin if that pin is configured as input pin. However, if that pin is configured as output pin, whether it will get the status of the pin or the value of the corresponding output data latch is depend on the configuration option RD\_OPT. While writing to PortB, data is written to PB's output data latch.

GP7~6 : general purpose register bits.

#### 3.1.8 PCON (Power Control Register)

| Name | SFR Type      | Addr. | Bit7  | Bit6 | Bit5  | Bit4   | Bit3  | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|-------|------|-------|--------|-------|------|------|------|
| PCON | R             | 0x8   | WDTEN | GP6  | LVDEN | /PHPA5 | LVREN | GP2  | GP1  | GP0  |
| F    | R/W Property  | y     |       |      |       | R/W    |       |      |      |      |
|      | Initial Value |       | 1     | 0    | 0     | 1      | 1     | 0    | 0    | 0    |

GP6, GP4, GP2, GP1, GP0: General read/write register bits.

LVREN: Enable/disable LVR.

LVREN=1, enable LVR. LVREN=0, disable LVR.

/PHPA5: Disable/enable PA5 Pull-High resistor.

/PHPA5=1, disable PA5 Pull-High resistor.

/PHPA5=0, enable PA5 Pull-High resistor.

LVDEN: Enable/disable LVD.

LVDEN=1, enable LVD.

LVDEN=0, disable LVD.

**WDTEN:** Enable/disable WDT.

WDTEN=1, enable WDT.

WDTEN=0, disable WDT.

#### 3.1.9 BWUCON (PortB Wake-up Control Register)

| Name   | SFR Type    | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|--------|-------------|-------|------|------|-------|-------|-------|-------|-------|-------|
| BWUCON | R           | 0x9   | -    | -    | WUPB5 | WUPB4 | WUPB3 | WUPB2 | WUPB1 | WUPB0 |
| RΛ     | N Property  |       | -    | -    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| In     | itial Value |       | Х    | Х    | 1     | 1     | 1     | 1     | 1     | 1     |

**WUPBx:** Enable/disable PBx wake-up function,  $0 \le x \le 5$ .

WUPBx=1, enable PBx wake-up

function. WUPBx=0, disable PBx wake-

up function.

#### 3.1.10 PCHBUF (High Byte of PC)

| Name   | SFR Type     | Addr. | Bit7  | Bit6     | Bit5 | Bit4 | Bit3 | Bit2      | Bit1 | Bit0 |
|--------|--------------|-------|-------|----------|------|------|------|-----------|------|------|
| PCHBUF | R            | 0xA   | DCMEN | XSPD_STP |      | -    |      | PCHBUF[2: |      | 2:0] |
| R/     | W Property   |       | R/W   | W        |      | -    |      |           | R/W  |      |
| ıl     | nitial Value |       | 0     | 0        |      | Х    |      |           | 0    |      |

**PCHBUF[2:0]:** Buffer of the 10<sup>th</sup> ~ 8<sup>th</sup> bit of PC.

**XSPD\_STP:** Write 1 to stop crystal 32.768K speed-up function, write-only.

**DCMEN:** Enable/Disable constant sink function.

DCMEN=1, enable constant sink

function. DCMEN=0, disable constant

sink function.

#### 3.1.11 ABPLCON (PortA/PortB Pull-Low Resistor Control Register)

| Name    | SFR<br>Type | Addr. | Bit7   | Bit6   | Bit5   | Bit4   | Bit3   | Bit2   | Bit1   | Bit0   |
|---------|-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| ABPLCON | R           | 0xB   | /PLPB3 | /PLPB2 | /PLPB1 | /PLPB0 | /PLPA3 | /PLPA2 | /PLPA1 | /PLPA0 |
| R/W F   | roperty     |       |        |        |        | R/     | W      |        |        |        |
| Initial | Value       |       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

/**PLPAx:** Disable/enable PAx Pull-Low resistor,  $0 \le x \le 3$ .

/PLPAx=1, disable PAx Pull-Low resistor.

/PLPAx=0, enable PAx Pull-Low resistor.

/**PLPBx:** Disable/enable PBx Pull-Low resistor,  $0 \le x \le 3$ .

/PLPBx=1, disable PBx Pull-Low resistor.

/PLPBx=0, enable PBx Pull-Low resistor.

#### 3.1.12 BPHCON (PortB Pull-High Resistor Control Register)

| Name   | SFR Type    | Addr. | Bit7 | Bit6 | Bit5   | Bit4   | Bit3   | Bit2   | Bit1   | Bit0   |
|--------|-------------|-------|------|------|--------|--------|--------|--------|--------|--------|
| BPHCON | R           | 0xC   | -    | -    | /PHPB5 | /PHPB4 | /PHPB3 | /PHPB2 | /PHPB1 | /PHPB0 |
| R/     | W Property  |       | -    | -    | R/W    | R/W    | R/W    | R/W    | R/W    | R/W    |
| In     | itial Value |       | Х    | Х    | 1      | 1      | 1      | 1      | 1      | 1      |

/**PHPBx:** Disable/enable PBx Pull-High resistor,  $0 \le x \le 5$ .

/PHPBx=1, disable PBx Pull-High resistor.

/PHPBx=0, enable PBx Pull-High resistor.

#### 3.1.13 INTE (Interrupt Enable Register)

| Name | SFR<br>Type | Addr. | Bit7   | Bit6  | Bit5 | Bit4  | Bit3 | Bit2   | Bit1  | Bit0 |
|------|-------------|-------|--------|-------|------|-------|------|--------|-------|------|
| INTE | R           | 0xE   | INT1IE | WDTIE | T2IE | LVDIE | T1IE | INTOIE | PABIE | T0IE |
| R/\  | N Proper    | ty    | R/W    | R/W   | R/W  | R/W   | R/W  | R/W    | R/W   | R/W  |
| In   | itial Valu  | е     | 0      | 0     | 0    | 0     | 0    | 0      | 0     | 0    |

TOIE: Timer0 overflow interrupt enable bit.

T0IE=1, enable Timer0 overflow

interrupt. T0IE=0, disable Timer0

overflow interrupt.

**PABIE:** PortA/PortB input change interrupt enable bit.

PABIE=1, enable PortA/PortB input change

interrupt. PABIE=0, disable PortA/PortB input

change interrupt.

INTOIE: External interrupt 0

enable bit.

INT0IE=1, enable external

interrupt 0. INT0IE=0, disable

external interrupt 0.

T1IE: Timer1 underflow interrupt enable bit.

T1IE=1, enable Timer1 underflow interrupt.

T1IE=0, disable Timer1 underflow interrupt.

LVDIE: Low-voltage detector interrupt enable bit.

LVDIE=1, enable low-voltage detector

interrupt. LVDIE=0, disable low-voltage

detector interrupt.

**T2IE:** Timer2 underflow interrupt enable bit.

T2IE=1, enable Timer2 underflow interrupt.

T2IE=0, disable Timer2 underflow interrupt.

**WDTIE:** WDT timeout interrupt enable bit.

WDTIE=1, enable WDT timeout interrupt. WDTIE=0, disable WDT

timeout interrupt.

**INT1IE:** External interrupt 1 enable bit.

INT1IE=1, enable external interrupt 1.

INT1IE=0, disable external interrupt 1.

#### 3.1.14 INTF (Interrupt Flag Register)

| Name   | SFR<br>Type | Addr. | Bit7   | Bit6  | Bit5 | Bit4  | Bit3 | Bit2          | Bit1  | Bit0 |
|--------|-------------|-------|--------|-------|------|-------|------|---------------|-------|------|
| INTF   | R           | 0xF   | INT1IF | WDTIF | T2IF | LVDIF | T1IF | <b>INT0IF</b> | PABIF | T0IF |
| R      | W Proper    | ty    | R/W    | R/W   | R/W  | R/W   | R/W  | R/W           | R/W   | R/W  |
| Initia | al Value(no | ote*) | 0      | 0     | 0    | 0     | 0    | 0             | 0     | 0    |

TOIF: Timer0 overflow interrupt flag bit.

T0IF=1, Timer0 overflow interrupt is

occurred. T0IF must be clear by firmware.

**PABIF:** PortA/PortB input change interrupt flag bit.

PABIF=1, PortA/PortB input change interrupt is

occurred. PABIF must be clear by firmware.

INTOIF: External interrupt 0 flag bit.

INT0IF=1, external interrupt 0 is occurred. INT0IF must be clear by

firmware.

T1IF: Timer1 underflow interrupt flag bit.

T1IF=1, Timer1 underflow interrupt is

occurred. T1IF must be clear by firmware.

**LVDIF:** Low-voltage detector interrupt flag bit.

LVDIF=1, Low-voltage detector interrupt is

occurred. LVDIF must be clear by firmware.

T2IF: Timer2 underflow interrupt flag bit.

T2IF=1, Timer2 underflow interrupt is

occurred. T2IF must be clear by firmware.

WDTIF: WDT timeout interrupt flag bit.

WDTIF=1, WDT timeout interrupt is occurred. WDTIF must be clear by firmware.

INT1IF: External interrupt 1 flag bit.

INT1IF=1, external interrupt 1 is occurred. INT1IF must be clear by firmware.

Note: When corresponding INTE bit is not enabled, the read interrupt flag is 0.

#### 3.1.15 ADMD (ADC mode Register)

| Name | SFR<br>Type | Addr. | Bit7 | Bit6  | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|-------------|-------|------|-------|------|------|------|------|------|------|
| ADMD | R           | 0x10  | ADEN | START | EOC  | GCHS | CHS3 | CHS2 | CHS1 | CHS0 |
| R/   | W Propert   | y     | R/W  | W     | R    | R/W  | R/W  | R/W  | R/W  | R/W  |
| Ir   | itial Value | ;     | 0    | 0     | 1    | 0    | 0    | 0    | 0    | 0    |

**ADEN:** ADC enable bit.

ADEN=1, ADC is enabled.

**START:** Start an ADC conversion session.

When write 1 to this bit, start to execute ADC converting. This bit is write-only. Read this bit will get 0.

EOC: ADC status bit, read-only.

EOC=1 : ADC is end-of-convert, the ADC data present in ADR and ADD is available.

EOC=0 : ADC is in procession.

GCHS: ADC global channel select bit.

GCHS=0 : disable all ADC input channel.

GCHS=1 : enable ADC input channel.

CHS3~0: ADC input channel select bits.

0000=select PA0 pad as ADC input,

- 0001=select PA1 pad as ADC input,
- 0010=select PA2 pad as ADC input,
- 0011=select PA3 pad as ADC input,
- 0100=select PA4 pad as ADC input,

0101=select PB0 pad as ADC input,

0110=select PB1 pad as ADC input,

0111=select PB2pad as ADC input,

1000=select PB3 pad as ADC input,

1001=select PB4 pad as ADC input,

1010=select PB5 pad as ADC input,

1011=select 1/4 VDD as ADC input.

#### 3.1.16 ADR (ADC clock, ADC interrupt flag and ADC LSB output Register)

| Name | SFR Type     | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3 | Bit2 | Bit1 | Bit0 |
|------|--------------|-------|------|------|-------|-------|------|------|------|------|
| ADR  | R            | 0x11  | ADIF | ADIE | ADCK1 | ADCK0 | AD3  | AD2  | AD1  | AD0  |
| R    | /W Property  | ,     | R/W  | R/W  | R/W   | R/W   | R    | R    | R    | R    |
| I    | nitial Value |       | 0    | 0    | 0     | 0     | Х    | Х    | Х    | Х    |

**ADIF:** ADC interrupt flag bit.

ADIF=1, ADC end-of-convert interrupt is

occurred. ADIF must be clear by firmware.

#### ADIE: ADC end-of-convert interrupt enable bit.

ADIE=1 : enable ADC interrupt. ADIE=0 : disable ADC interrupt.

ADCK1~0: ADC clock select.

00: ADC clock=Fcpu/16, 01: ADC clock=Fcpu/8, 10: ADC clock=Fcpu/1, 11: ADC clock=Fcpu/2.

**AD3~0:** 12-bit low-nibble ADC data buffer.

#### 3.1.17 ADD (ADC output data Register)

| Name | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|------|------|------|------|------|------|------|------|
| ADD  | R             | 0x12  | AD11 | AD10 | AD9  | AD8  | AD7  | AD6  | AD5  | AD4  |
|      | R/W Property  | ,     | R    | R    | R    | R    | R    | R    | R    | R    |
|      | Initial Value |       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

AD11~4: High-byte ADC data buffer.

#### 3.1.18 ADVREFH (ADC high reference voltage Register)

|   | Name   | SFR<br>Type | Addr. | Bit7   | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|---|--------|-------------|-------|--------|------|------|------|------|------|------|------|
| А | DVREFH | R           | 0x13  | EVHENB | -    | -    | -    | -    | -    | VHS1 | VHS0 |
|   | R/W I  | Property    |       | R/W    | -    | -    | -    | -    | -    | R/W  | R/W  |
|   | Initia | I Value     |       | 0      | Х    | Х    | Х    | Х    | Х    | 1    | 1    |

**EVHENB:** ADC reference high voltage (VREFH) select control bit.

EVHENB=0: ADC reference high voltage is internal generated, the voltage selected depends on VHS1~0.

EVHENB=1: ADC reference high voltage is supplied by external pin PA0.

VHS1~0: ADC internal reference high voltage select bits.

11: VREFH=VDD, 10: VREFH=4V, 01: VREFH=3V, 00: VREFH=2V.

#### 3.1.19 ADCR (Sampling pulse and ADC bit Register)



| Name | SFR<br>Type | Addr | Bit7 | Bit6   | Bit5   | Bit4   | Bit3  | Bit2  | Bit1  | Bit0  |
|------|-------------|------|------|--------|--------|--------|-------|-------|-------|-------|
| ADCR | R           | 0x14 | -    | PBCON5 | PBCON4 | PBCON3 | SHCK1 | SHCK0 | ADCR1 | ADCR0 |
| R/V  | V Proper    | ty   | -    | R/W    | R/W    | R/W    | R/W   | R/W   | R/W   | R/W   |
| Ini  | tial Valu   | е    | Х    | 0      | 0      | 0      | 1     | 0     | 1     | 0     |

**SHCK1~0:** Sampling pulse width select.

00: 1 ADC clock, 01: 2 ADC clock, 10: 4 ADC clock, 11: 8 ADC clock.

ADCR1~0: ADC conversion bit no. select.

00: 8-bit ADC, 01: 10-bit ADC, 1x: 12-bit ADC.

**PBCONx:** PB analog pin select,  $3 \le x \le 5$ .

0=PBx can be analog ADC input or digital I/O pin.

1=PBx is pure analog ADC input pin for power-saving.

#### 3.1.20 AWUCON (PortA Wake-up Control Register)

| Name   | SFR<br>Type | Addr. | Bit7  | Bit6  | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|--------|-------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| AWUCON | R           | 0x15  | WUPA7 | WUPA6 | WUPA5 | WUPA4 | WUPA3 | WUPA2 | WUPA1 | WUPA0 |
| R/W F  | Property    | /     | R/W   |
| Initia | I Value     |       | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

**WUPAx:** Enable/disable PAx wake-up function,  $0 \le x \le 7$ .

WUPAx=1, enable PAx wake-up

function. WUPAx=0, disable PAx wake-

up function.

#### 3.1.21 PACON (ADC analog pin Register)

| Name  | SFR<br>Type | Addr. | Bit7       | Bit6       | Bit5       | Bit4       | Bit3       | Bit2       | Bit1       | Bit0       |
|-------|-------------|-------|------------|------------|------------|------------|------------|------------|------------|------------|
| PACON | R           | 0x16  | PBCO<br>N2 | PBCO<br>N1 | PBCO<br>N0 | PACO<br>N4 | PACO<br>N3 | PACO<br>N2 | PACO<br>N1 | PACO<br>N0 |
| R/\   | N Proper    | ty    | R/W        |
| In    | itial Valu  | e     | 0          | 0          | 0          | 0          | 0          | 0          | 0          | 0          |

**PACONx:** PA analog pin select,  $0 \le x \le 4$ .

0=PAx can be analog ADC input or digital I/O pin. 1=PAx is pure analog ADC input pin for power-saving.

#### **PBCONx:** PB analog pin select, $0 \le x \le 2$ .

0=PBx can be analog ADC input or digital I/O

pin. 1=PBx is pure analog ADC input pin for

power-saving.

#### 3.1.22 INTEDG (Interrupt Edge Register)

| Name   | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3   | Bit2   | Bit1   | Bit0   |
|--------|---------------|-------|------|------|------|------|--------|--------|--------|--------|
| INTEDG | R             | 0x18  |      | GP6  | EIS1 | EIS0 | INT1G1 | INT1G0 | INT0G1 | INT0G0 |
| R/     | W Property    |       | Note | R/W  | R/W  | R/W  | R/W    | R/W    | R/W    | R/W    |
| Ir     | Initial Value |       |      | 0    | 0    | 0    | 0      | 1      | 0      | 1      |

Note: When write operation is issued, always write bit7 to 0, or interrupt may not function

correctly. EIS1: External interrupt 1 select bit

EIS1=1, PB1 is external

interrupt 1. EIS1=0, PB1 is

GPIO.

EIS0: External interrupt 0 select bit

EIS0=1, PB0 is external

interrupt 0.

EIS0=0, PB0 is GPIO.

**INT1G1~0:** INT1 edge trigger select bit.

00: reserved, 01: rising edge, 10: falling edge, 11: rising/falling edge.

INT0G1~0: INT0 edge trigger select bit.

00: reserved, 01: rising edge, 10: falling edge, 11: rising/falling edge.

**GP6:** General read/write register bits.

#### 3.1.23 TMRH (Timer High Byte Register)

| Name | SFR<br>Type | Addr. | Bit7  | Bit6  | Bit5  | Bit4  | Bit3          | Bit2          | Bit1          | Bit0          |
|------|-------------|-------|-------|-------|-------|-------|---------------|---------------|---------------|---------------|
| TMRH | R           | 0x19  | TMR29 | TMR28 | TMR19 | TMR18 | PWM2<br>DUTY9 | PWM2<br>DUTY8 | PWM1<br>DUTY9 | PWM1<br>DUTY8 |
| R/W  | Proper      | ty    | R/W   | R/W   | R/W   | R/W   | R/W           | R/W           | R/W           | R/W           |
| Init | ial Value   | Э     | Х     | Х     | Х     | Х     | Х             | Х             | Х             | Х             |

TMR29~8: Timer2 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer2 load value of

bit 9 and 8. Read these 2 bits will get the Timer2 bit9-8 current value.

TMR19~8: Timer1 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer1 load value of

bit 9 and 8. Read these 2 bits will get the Timer1 bit9-8 current value.

PWM2DUTY9~8: PWM2 duty data MSB 2 bits.

PWM1DUTY9~8: PWM1 duty data MSB 2 bits.

#### 3.1.24 ANAEN (Analog Circuit Enable Register)

| Name  | SFR<br>Type | Addr. | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|-------------|-------|-------|------|------|------|------|------|------|------|
| ANAEN | R           | 0x1A  | CMPEN | -    | -    | -    | -    | -    | -    | -    |
| R/W   | Proper      | ty    | R/W   | -    | -    | -    | -    | -    | -    | -    |
| Init  | ial Value   | Э     | 0     | Х    | Х    | Х    | Х    | Х    | Х    | Х    |

**CMPEN:** Enable/disable voltage comparator.

CMPEN=1, enable voltage comparator.

CMPEN=0, disable voltage comparator.

#### 3.1.25 RFC (RFC Register)

| Name | SFR Type      | Addr. | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1   | Bit0 |
|------|---------------|-------|-------|------|------|------|------|------|--------|------|
| RFC  | R             | 0x1B  | RFCEN | -    | -    | -    |      | PSEI | L[3:0] |      |
| ł    | R/W Property  |       | R/W   | -    | -    | -    |      | R/W  |        |      |
|      | Initial Value |       | 0     | Х    | Х    | Х    |      | (    | 0      |      |

**RFCEN:** Enable/disable RFC function.

RFCEN=1, enable RFC

function. RFCEN=0, disable

RFC function.

#### PSEL[3:0]: Select RFC pad.

| PSEL[3:0] | RFC PAD |
|-----------|---------|
| 0000      | PA0     |
| 0001      | PA1     |
| 0010      | PA2     |
| 0011      | PA3     |
| 0100      | PA4     |
| 0101      | PA5     |
| 0110      | PA6     |
| 0111      | PA7     |
| 1000      | PB0     |
| 1001      | PB1     |
| 1010      | PB2     |
| 1011      | PB3     |
| 1100      | PB4     |
| 1101      | PB5     |

Table 3 RFC pad select

#### 3.1.26 TM3RH (Timer3 High Byte Register)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3 | Bit2 | Bit1   | Bit0   |
|-------|---------------|-------|------|------|-------|-------|------|------|--------|--------|
| TM3RH | R             | 0x1C  | -    | -    | TMR39 | TMR38 | -    | -    | PWM3D9 | PWM3D8 |
| F     | R/W Property  |       | -    | -    | R/W   | R/W   | -    | -    | R/W    | R/W    |
|       | Initial Value |       | -    | -    | Х     | Х     | -    | -    | Х      | Х      |

**TMR39~8:** Timer3 MSB 2 bits. Write these 2 bits will overwrite the 10-bit Timer3 load value of bit 9 and 8.Read these 2 bits will get the Timer3 bit9-8 current value.

PWM3DUTY9~8: PWM3 duty data MSB 2 bits.

#### 3.1.27 OSCCAL (Internal Oscillator Frequency adjustment)

| Name    | SFR<br>Type | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2                                 | Bit1        | Bit0    |  |  |
|---------|-------------|-------|------|------|------|------|------|--------------------------------------|-------------|---------|--|--|
| OSCCALH | R           | 0x1D  | -    | -    | -    | -    | -    | OSCCAL10                             | OSCCAL9     | OSCCAL8 |  |  |
| R/W     | Property    |       | -    | -    | -    | -    | -    | R/W                                  | R/W R/W R/W |         |  |  |
| Initi   | al Value    |       | -    | -    | -    | -    | -    | HIRC 7bit option trim data bit6~bit4 |             |         |  |  |

| Name    | SFR<br>Type | Addr. | Bit7               | Bit6        | Bit5        | Bit4        | Bit3        | Bit2        | Bit1        | Bit0        |
|---------|-------------|-------|--------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| OSCCALL | R           | 0x1E  | OSCC<br>AL7        | OSCC<br>AL6 | OSCC<br>AL5 | OSCC<br>AL4 | OSCC<br>AL3 | OSCC<br>AL2 | OSCC<br>AL1 | OSCC<br>AL0 |
| R/W     | Prope       | rty   | R/W                | R/W         | R/W         | R/W         | R/W         | R/W         | R/W         | R/W         |
| Ini     | tial Valu   | e     | I_HRC<br>bit3~bit0 |             | otion trin  | n data      | 1           | 0           | 0           | 0           |

OSCCAL10~0: I\_HRC 7bit option trim data load to OSCCAL10~OSCCAL4 and user can

adjust OSCCAL10~0 at slow mode.

#### 3.1.28 INTE2 (Interrupt Enable and Flag 2nd. Register)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|---------------|-------|------|------|------|------|------|------|------|------|
| INTE2 | R             | 0x1F  | -    | -    | -    | T3IF | -    | -    | -    | T3IE |
| F     | R/W Property  |       | -    | -    | -    | R/W  | -    | -    | -    | R/W  |
|       | Initial Value |       | -    | -    | -    | 0    | -    | -    | -    | 0    |

T3IF: Timer3 underflow interrupt flag bit.

T3IF=1, Timer3 underflow interrupt is

occurred. T3IF must be clear by firmware.

**T3IE:** Timer3 underflow interrupt enable bit.

T3IE=1, enable Timer3 underflow interrupt.

T3IE=0, disable Timer3 underflow interrupt.

#### 3.2 TOMD Register

|      |               |       | •      |      |      |      |               |      |         |      |
|------|---------------|-------|--------|------|------|------|---------------|------|---------|------|
| Name | SFR Type      | Addr. | Bit7   | Bit6 | Bit5 | Bit4 | Bit3          | Bit2 | Bit1    | Bit0 |
| T0MD | -             | -     | LCKTM0 | GP6  | TOCS | T0CE | <b>PS0WDT</b> | PS   | SOSEL[2 | :0]  |
| I    | R/W Property  | ,     |        |      |      | R/W  |               |      |         |      |
| Init | ial Value(not | e*)   | 0      | 0    | 1    | 1    | 1             | 111  |         |      |

T0MD is a readable/writeable register which is only accessed by instruction T0MD / T0MDR.

**PS0SEL[2:0]:** Prescaler0 dividing rate selection. The rate depends on Prescaler0 is assigned to Timer0 or WDT. When Prescaler0 is assigned to WDT, the dividing rate is dependent on which timeout mechanism is selected.

|             |                      | Dividing Rate           |                             |
|-------------|----------------------|-------------------------|-----------------------------|
| PS0SEL[2:0] | PS0WDT=0<br>(Timer0) | PS0WDT=1<br>(WDT Reset) | PS0WDT=1<br>(WDT Interrupt) |
| 000         | 1:2                  | 1:1                     | 1:2                         |
|             |                      | <b>Dividing Rate</b>    |                             |
| PS0SEL[2:0] | PS0WDT=0<br>(Timer0) | PS0WDT=1<br>(WDT Reset) | PS0WDT=1<br>(WDT Interrupt) |
| 001         | 1:4                  | 1:2                     | 1:4                         |
| 010         | 1:8                  | 1:4                     | 1:8                         |
| 011         | 1:16                 | 1:8                     | 1:16                        |
| 100         | 1:32                 | 1:16                    | 1:32                        |
| 101         | 1:64                 | 1:32                    | 1:64                        |
| 110         | 1:128                | 1:64                    | 1:128                       |
| 111         | 1:256                | 1:128                   | 1:256                       |

Table 4 Prescaler0 Dividing Rate

**PS0WDT:** Prescaler0 assignment.

PS0WDT=1, Prescaler0 is assigned to

WDT. PS0WDT=0, Prescaler0 is assigned

to Timer0.

Note: Always set PS0WDT and PS0SEL[2:0] before enabling watchdog or timer interrupt, or reset or interrupt may be falsely triggered.

TOCE: Timer0 external clock edge selection.

T0CE=1, Timer0 will increase one while high-to-low transition occurs on pin EX\_CKI0.

T0CE=0, Timer0 will increase one while low-to-high transition occurs on pin EX\_CKI0.

#### *Note: T0CE is also applied to Low Oscillator Frequency as Timer0 clock source condition.*

**TOCS:** Timer0 clock source selection.

T0CS=1, External clock on pin EX\_CKI0 or Low Oscillator Frequency (I\_LRC or E\_LXT) is selected.

T0CS=0, Instruction clock FINST is selected.

**GP6:** General register.

LCKTM0: When T0CS=1, timer 0 clock source can be optionally selected to be low-frequency oscillator.

T0CS=0, Instruction clock  $F_{INST}$  is selected as Timer0 clock source.

T0CS=1, LCKTM0=0, external clock on pin EX\_CKI0 is selected as Timer0 clock source.

T0CS=1, LCKTM0=1, Low Oscillator Frequency (I\_LRC or E\_LXT, depends on configuration

word Low Oscillator Frequency) output replaces pin EX\_CKI0 as Timer0 clock source.

Note: For more detail descriptions of Timer0 clock source select, please see Timer0 section.

#### 3.3 F-page Special Function Register

#### 3.3.1 IOSTA (PortA I/O Control Register)

| Name  | SFR Type      | Addr. | Bit7  | Bit6  | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|-------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| IOSTA | F             | 0x5   | IOPA7 | IOPA6 | IOPA5 | IOPA4 | IOPA3 | IOPA2 | IOPA1 | IOPA0 |
| F     | /W Property   |       | R/W   |
|       | Initial Value |       | 1     | 1     | 1     | 1     | 1     | 1     | 1     | 1     |

**IOPAx:** PAx I/O mode selection,  $0 \le x \le 7$ .

IOPAx=1, PAx is input mode.

IOPAx=0, PAx is output mode.

#### 3.3.2 IOSTB (PortB I/O Control Register)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|-------|---------------|-------|------|------|-------|-------|-------|-------|-------|-------|
| IOSTB | F             | 0x6   | -    | -    | IOPB5 | IOPB4 | IOPB3 | IOPB2 | IOPB1 | IOPB0 |
|       | R/W Property  | ,     | -    | -    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
|       | Initial Value |       | Х    | Х    | 1     | 1     | 1     | 1     | 1     | 1     |

**IOPBx:** PBx I/O mode selection,  $0 \le x \le 5$ .

IOPBx=1, PBx is input mode.

IOPBx=0, PBx is output mode.

#### 3.3.3 APHCON (PortA Pull-High Resistor Control Register)

| Name   | SFR Type   | Addr. | Bit7   | Bit6   | Bit5   | Bit4   | Bit3   | Bit2   | Bit1   | Bit0   |
|--------|------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|
| APHCON | F          | 0x9   | /PHPA7 | /PHPA6 | /PLPA5 | /PHPA4 | /PHPA3 | /PHPA2 | /PHPA1 | /PHPA0 |
| R/V    | V Property |       |        |        |        | R/     | W      |        |        |        |
| Ini    | tial Value |       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

/PHPAx: Enable/disable Pull-High resistor of PAx, x=0~4, 6~7.

/PHPAx=1, disable Pull-High resistor of PAx.

/PHPAx=0, enable Pull-High resistor of PAx.

#### /PLPA5: Enable/disable Pull-Low resistor of PA5.

/PLPA5=1, disable Pull-Low resistor of PA5.

/PLPA5=0, enable Pull-Low resistor of PA5.

Note: When PA6 and PA7 are used as crystal oscillator pads, the Pull-High resistor should not enable. Or the oscillation may fail.

#### 3.3.4 PS0CV (Prescaler0 Counter Value Register)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3   | Bit2 | Bit1 | Bit0 |
|-------|---------------|-------|------|------|------|------|--------|------|------|------|
| PS0CV | F             | 0xA   |      |      |      | PS0C | V[7:0] |      |      |      |
| F     | R/W Property  |       |      |      |      | F    | 7      |      |      |      |
|       | Initial Value |       | 1    | 1    | 1    | 1    | 1      | 1    | 1    | 1    |

While reading PS0CV, it will get current value of Prescaler0 counter.

#### 3.3.5 BODCON (PortB Open-Drain Control Register)

| Name   | SFR Type     | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|--------|--------------|-------|------|------|-------|-------|-------|-------|-------|-------|
| BODCON | F            | 0xC   | -    | -    | ODPB5 | ODPB4 | ODPB3 | ODPB2 | ODPB1 | ODPB0 |
| R/     | W Property   |       | -    | -    | R/W   | R/W   | R/W   | R/W   | R/W   | R/W   |
| Ir     | nitial Value |       | Х    | Х    | 0     | 0     | 0     | 0     | 0     | 0     |

**ODPBx:** Enable/disable open-drain of PBx,  $0 \le x \le 5$ .

ODPBx=1, enable open-drain of PBx.

ODPBx=0, disable open-drain of PBx.

#### 3.3.6 CMPCR (Comparator voltage select Control Register)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|---------------|-------|------|------|------|------|------|------|------|------|
| CMPCR | F             | 0xE   | PS3  | PS2  | PS1  | PS0  | VS3  | VS2  | VS1  | VS0  |
| R     | /W Property   |       |      |      |      | R/   | W    |      |      |      |
|       | Initial Value |       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

VS[3:0], PS[3:0]: When VS[3:0]=0, the comparator is in P2P mode, else it is in P2V mode.

When the comparator is in P2V mode, VS[3:0] select one of 15 reference voltages as the inverting input of the comparator. And PS[3:0] determine one of 13 pads as the non-inverting input of the comparator.

When the comparator is in P2P mode, VS[3:0] is fixed 0, and PS[3:0] select 2 pads out of 16 combinations to be the inverting and non-inverting input of the comparator. For detail P2P mode please see function description comparator section.

| VS[3:0] | V- of Comparator       | PS[3:0] | Selected pad |
|---------|------------------------|---------|--------------|
| 0000    | P2P mode               | 0000    | PA0          |
| 0001    | 1 / 16 V <sub>DD</sub> | 0001    | PA1          |
| 0010    | 2 / 16 V <sub>DD</sub> | 0010    | PA2          |
| 0011    | 3 / 16 V <sub>DD</sub> | 0011    | PA3          |
| 0100    | 4 / 16 V <sub>DD</sub> | 0100    | PA4          |

| VS[3:0] | V- of Comparator        | PS[3:0] | Selected pad |
|---------|-------------------------|---------|--------------|
| 0101    | 5 / 16 V <sub>DD</sub>  | 0101    | VSS          |
| 0110    | 6 / 16 V <sub>DD</sub>  | 0110    | PA6          |
| 0111    | 7 / 16 V <sub>DD</sub>  | 0111    | PA7          |
| 1000    | 8 / 16 V <sub>DD</sub>  | 1000    | PB0          |
| 1001    | 9 / 16 V <sub>DD</sub>  | 1001    | PB1          |
| 1010    | 10 / 16 V <sub>DD</sub> | 1010    | PB2          |
| 1011    | 11 / 16 V <sub>DD</sub> | 1011    | PB3          |
| 1100    | 12 / 16 V <sub>DD</sub> | 1100    | PB4          |
| 1101    | 13 / 16 V <sub>DD</sub> | 1101    | PB5          |
| 1110    | 14 / 16 V <sub>DD</sub> | 1110    | -            |
| 1111    | 15 / 16 V <sub>DD</sub> | 1111    | -            |

Table 5 P2V Mode

| PS[3:0] | Non-inverting input | Inverting input |
|---------|---------------------|-----------------|
| 0000    | PA0                 | PA1             |
| 0001    | PA1                 | PA0             |
| 0010    | PA2                 | PA3             |
| 0011    | PA3                 | PA2             |
| 0100    | PA0                 | PB3             |
| 0101    | PA1                 | PB2             |
| 0110    | PA2                 | PB5             |
| 0111    | PA3                 | PB4             |
| 1000    | PB2                 | PA1             |
| 1001    | PB3                 | PA0             |
| 1010    | PB4                 | PA3             |
| 1011    | PB5                 | PA2             |
| 1100    | PB2                 | PB3             |
| 1101    | PB3                 | PB2             |
| 1110    | PB4                 | PB5             |
| 1111    | PB5                 | PB4             |

Table 6 P2P Mode (VS[3:0] = 4'b0000)

#### 3.3.7 PCON1 (Power Control Register1)

| Name  | SFR Type      | Addr.   | Bit7 | Bit6   | Bit5 | Bit4  | Bit3  | Bit2  | Bit1 | Bit0        |
|-------|---------------|---------|------|--------|------|-------|-------|-------|------|-------------|
| PCON1 | F             | 0xF     | GIE  | LVDOUT | GP5  | LVDS2 | LVDS1 | LVDS0 | GP1  | <b>T0EN</b> |
| F     | R/W Property  | R/W(1*) | R    | R/W    | R/W  | R/W   | R/W   | R/W   | R/W  |             |
|       | Initial Value | 0       | Х    | 0      | 1    | 1     | 1     | 0     | 1    |             |

TOEN: Enable/disable

Timer0. T0EN=1, enable Timer0.

T0EN=0, disable

Timer0.

#### LVDS2~0: Select one of the 8 LVD voltage.

| LVDS[2:0] | Voltage |
|-----------|---------|
| 000       | 2.0V    |
| 001       | 2.2V    |
| 010       | 2.4V    |
| 011       | 2.7V    |
| 100       | 3.0V    |
| 101       | 3.3V    |
| 110       | 3.6V    |
| 111       | 4.3V    |

Table 7 LVD voltage select

LVDOUT: Low voltage detector output, read-only.

GIE: Global interrupt enable bit.

GIE=1, enable all unmasked

interrupts. GIE=0, disable all

interrupts.

GP5, GP1: General purpose read/write register.

(1\*) : set by instruction ENI, clear by instruction DISI, read by instruction IOSTR.

#### 3.4 S-page Special Function Register

#### 3.4.1 TMR1 (Timer1 Register)

| Name | SFR Type      | Addr. | Bit7      | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|------|---------------|-------|-----------|------|------|------|------|------|------|------|
| TMR1 | S             | 0x0   | TMR1[7:0] |      |      |      |      |      |      |      |
|      | R/W Property  |       | R/W       |      |      |      |      |      |      |      |
|      | Initial Value |       | XXXXXXXX  |      |      |      |      |      |      |      |

When reading register TMR1, it will obtain current value of 10-bit down-count Timer1 at TMR1[9:0]. When writing register TMR1, it will write data from TMRH[5:4] and Timer1 reload register to TMR1[9:0] current content.

#### 3.4.2 T1CR1 (Timer1 Control Register1)

| Name          | SFR<br>Type  | Addr. | Bit7    | Bit6    | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|---------------|--------------|-------|---------|---------|------|------|------|------|------|------|
| T1CR1         | S            | 0x1   | PWM10EN | PWM1OAL | -    | -    | -    | T1OS | T1RL | T1EN |
| F             | R/W Property |       | R/W     | R/W     | -    | -    | -    | R/W  | R/W  | R/W  |
| Initial Value |              | 0     | 0       | Х       | Х    | Х    | 0    | 0    | 0    |      |

This register is used to configure Timer1 functionality.

T1EN: Enable/disable

Timer1. T1EN=1, enable Timer1. T1EN=0, disable Timer1.

#### T1RL: Configure Timer1 down-count mechanism while Non-Stop mode is selected (T1OS=0).

T1RL=1, initial value is reloaded from reload register TMR1[9:0].

T1RL=0, continuous down-count from 0x3FF when underflow is occurred.

T1OS: Configure Timer1 operating mode while underflow is reached.

T1OS=1, One-Shot mode. Timer1 will count once from the initial value to 0x00. T1OS=0, Non-Stop mode. Timer1 will keep down-count after underflow.

| T10S | T1RL | Timer1 Down-Count Functionality                                        |                                                                                  |
|------|------|------------------------------------------------------------------------|----------------------------------------------------------------------------------|
| 0    | 0    | Timer1 will count from reload value down to 0x00.                      |                                                                                  |
| 0    | 0    | When underflow is reached, 0x3FF is reloaded and continues down-count. |                                                                                  |
| 0    | 4    | Timer1 will count from reload value down to 0x00.                      |                                                                                  |
| 0    | I    |                                                                        | When underflow is reached, reload value is reloaded and continues to down-count. |
| 4    |      | Timer1 will count from initial value down to 0x00.                     |                                                                                  |
|      | Х    | When underflow is reached, Timer1 will stop down-count.                |                                                                                  |

Table 8 Timer1 Functionality

**PWM1OAL:** Define PWM1 output active state.

PWM1OAL=1, PWM1 output is active low.

PWM1OAL=0, PWM1 output is active high.

#### **PWM10EN:** Enable/disable PWM1 output.

PWM1OEN=1, PWM1 output will be present on PB3/PB4.

PWM10EN=0, PB3/PB4 is GPIO.

#### 3.4.3 T1CR2 (Timer1 Control Register2)

| Name  | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3   | Bit2 | Bit1     | Bit0 |
|-------|---------------|-------|------|------|------|------|--------|------|----------|------|
| T1CR2 | T1CR2 S 0x2   |       |      | -    | T1CS | T1CE | /PS1EN | PS   | S1SEL[2: | 0]   |
|       | R/W Property  | -     | -    | R/W  | R/W  | R/W  | R/W    | R/W  | R/W      |      |
|       | Initial Value | Х     | Х    | 1    | 1    | 1    | 1      | 1    | 1        |      |

This register is used to configure Timer1 functionality.

#### **PS1SEL[2:0]:** Prescaler1 dividing rate selection.

| PS1SEL[2:0] | Dividing Rate |
|-------------|---------------|
| 000         | 1:2           |
| 001         | 1:4           |
| 010         | 1:8           |

| PS1SEL[2:0] | <b>Dividing Rate</b> |
|-------------|----------------------|
| 011         | 1:16                 |
| 100         | 1:32                 |
| 101         | 1:64                 |
| 110         | 1:128                |
| 111         | 1:256                |

Table 9 Prescaler1 Dividing Rate

# Note: Always set PS1SEL[2:0] at /PS1EN=1, or interrupt may be falsely triggered.

/PS1EN: Disable/enable Prescaler1.

/PS1EN=1, disable Prescaler1.

/PS1EN=0, enable Prescaler1.

#### T1CE: Timer1 external clock edge selection.

T1CE=1, Timer1 will decrease one while high-to-low transition occurs on pin EX\_CKI0.

T1CE=0, Timer1 will decrease one while low-to-high transition occurs on pin EX\_CKI0.

T1CS: Timer1 clock source selection.

T1CS=1, External clock on pin EX\_CKI0 is selected.

T1CS=0, Instruction clock or High Oscillator are

selected.

# 3.4.4 PWM1DUTY (PWM1 Duty Register)

| Name     | SFR Type    | Addr. | Bit7          | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|----------|-------------|-------|---------------|------|------|------|------|------|------|------|
| PWM1DUTY | S           | 0x3   | PWM1DUTY[7:0] |      |      |      |      |      |      |      |
| R        | /W Property |       |               | W    |      |      |      |      |      |      |
| lı       |             |       |               | XXXX | XXXX |      |      |      |      |      |

The reload value of 10-bit Timer1 stored on registers TMRH[5:4] and TMR1[7:0] is used to define the PWM1 frame rate, and registers TMRH[1:0] and PWM1DUTY[7:0] is used to define the duty cycle of PWM1.

# 3.4.5 PS1CV (Prescaler1 Counter Value Register)

| Name  | SFR Type      | Addr. | Bit7        | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|---------------|-------|-------------|------|------|------|------|------|------|------|
| PS1CV | S             | 0x4   | PS1CV[7:0]  |      |      |      |      |      |      |      |
|       | R/W Property  |       | R           |      |      |      |      |      |      |      |
|       | Initial Value |       | 1 1 1 1 1 1 |      |      |      |      | 1    | 1    | 1    |

While reading PS1CV, it will get current value of Prescaler1 counter.

| 3.4.6 | BZ1CR (Buzzer | 1 Control Register) |
|-------|---------------|---------------------|
|-------|---------------|---------------------|

| Name          | SFR Type     | Addr. | Bit7  | Bit6 | Bit5 | Bit4 | Bit3         | Bit2 | Bit1 | Bit0 |
|---------------|--------------|-------|-------|------|------|------|--------------|------|------|------|
| BZ1CR         | BZ1CR S 0x5  |       | BZ1EN | -    | -    | -    | BZ1FSEL[3:0] |      |      |      |
|               | R/W Property |       | W     | -    | -    | -    |              | ۷    | V    |      |
| Initial Value |              | 0     | Х     | Х    | Х    | 1    | 1            | 1    | 1    |      |

BZ1FSEL[3:0]: Frequency selection of BZ1 output.

| D745051 (0.0) | BZ1 Frequen       | cy Selection  |
|---------------|-------------------|---------------|
| BZ1FSEL[3:0]  | Clock Source      | Dividing Rate |
| 0000          |                   | 1:2           |
| 0001          | Prescaler1 output | 1:4           |
| 0010          |                   | 1:8           |
| 0011          |                   | 1:16          |
| 0100          |                   | 1:32          |
| 0101          |                   | 1:64          |
| 0110          |                   | 1:128         |
| 0111          |                   | 1:256         |
| 1000          |                   | Timer1 bit 0  |
| 1001          |                   | Timer1 bit 1  |
| 1010          |                   | Timer1 bit 2  |
| 1011          | Timor1 output     | Timer1 bit 3  |
| 1100          | Timer1 output     | Timer1 bit 4  |
| 1101          |                   | Timer1 bit 5  |
| 1110          |                   | Timer1 bit 6  |
| 1111          |                   | Timer1 bit 7  |

Table 10 Buzzer1 Output Frequency Selection

BZ1EN: Enable/Disable BZ1 output.

BZ1EN=1, enable Buzzer1. BZ1EN=0, disable Buzzer1.

# 3.4.7 IRCR (IR Control Register)

| Name | SFR Type      | Addr. | Bit7      | Bit6 | Bit5 | Bit4 | Bit3 | Bit2   | Bit1   | Bit0 |
|------|---------------|-------|-----------|------|------|------|------|--------|--------|------|
| IRCR | S             | 0x6   | IROSC358M | -    | -    | -    | -    | IRCSEL | IRF57K | IREN |
| I    | R/W Property  |       | W         | -    | -    | -    | -    | W      | W      | W    |
|      | Initial Value |       | 0         | Х    | Х    | Х    | Х    | 0      | 0      | 0    |

IREN: Enable/Disable IR carrier output. IREN=1, enable IR

carrier output. IREN=0, disable IR carrier output.

**IRF57K:** Selection of IR carrier frequency.

IRF57K=1, IR carrier frequency is 57KHz. IRF57K=0, IR carrier frequency is 38KHz.

**IRCSEL:** Polarity selection of IR carrier.

IRCSEL=0, IR carrier will be generated when I/O pin data

is 1. IRCSEL=1, IR carrier will be generated when I/O pin

data is 0.

IROSC358M: When external crystal is used, this bit is determined according to what kind of crystal is used.

This bit is ignored if internal high frequency oscillation is used.

IROSC358M=1, crystal frequency is 3.58MHz.

IROSC358M=0, crystal frequency is 455KHz.

Note:

# 1. Only high oscillation ( $F_{HOSC}$ ) (See section 3.17) can be used as IR clock source.

2. Division ratio for different oscillation type.

| OSC. Type                    | 57KHz | 38KHz | Conditions                                                                             |
|------------------------------|-------|-------|----------------------------------------------------------------------------------------|
| I_HRC(13.6MHz)               | 64    | 96    | The input clock to IR module is 13.6M/4=3.4MHz<br>3.4M/64 =53KHz , 3.4M/96 =35.4KHz    |
| I_HRC(14.4MHz)               | 64    | 96    | The input clock to IR module is 14.4M/4=3.6MHz<br>3.6M/64 =56.3KHz , 3.6M/96 =37.5KHz  |
| I_HRC(16M/8M/4<br>M/2M/1MHz) | 64    | 96    | The input clock to IR module is 16M/4=4MHz<br>4M/64 =62.5KHz , 4M/96 =41.67KHz         |
| I_HRC (19.2MHz)              | 64    | 96    | The input clock to IR module is 19.2M/5=3.84MHz<br>3.84M/64 =60KHz , 3.84M/96 =40KHz   |
| I_HRC(20.8MHz)               | 64    | 96    | The input clock to IR module is 20.8M/5=4.16MHz<br>4.16M/64 =65KHz , 4.16M/96 =43.3KHz |
| Xtal 3.58MHz                 | 64    | 96    | Xtal mode & IROSC358M=1                                                                |
| Xtal 455KHz                  | 8     | 12    | Xtal mode & IROSC358M=0                                                                |

Table 11 Division ratio for different oscillation type

| Name | SFR Type      | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2  | Bit1  | Bit0  |
|------|---------------|-------|------|------|------|------|------|-------|-------|-------|
| TBHP | S             | 0x7   | -    | -    | GP5  | GP4  | GP3  | TBHP2 | TBHP1 | TBHP0 |
| F    | R/W Property  |       | -    | -    | R/W  | R/W  | R/W  | R/W   | R/W   | R/W   |
|      | Initial Value |       |      | Х    | Х    | Х    | Х    | Х     | Х     | Х     |

# 3.4.8 TBHP (Table Access High Byte Address Pointer Register)

When instruction CALLA, GOTOA or TABLEA is executed, the target address is constituted by TBHP[2:0] and ACC. ACC is the Low Byte of PC[10:0] and TBHP[2:0] is the high byte of PC[10:0].

GP5, GP4, GP3: General register.

# 3.4.9 TBHD (Table Access High Byte Data Register)

| Name | SFR Type      | Addr. | Bit7 | Bit6 | Bit5  | Bit4  | Bit3  | Bit2  | Bit1  | Bit0  |
|------|---------------|-------|------|------|-------|-------|-------|-------|-------|-------|
| TBHD | S             | 0x8   | -    | -    | TBHD5 | TBHD4 | TBHD3 | TBHD2 | TBHD1 | TBHD0 |
|      | R/W Property  |       | -    | -    | R     | R     | R     | R     | R     | R     |
|      | Initial Value |       | Х    | Х    | Х     | Х     | Х     | Х     | Х     | Х     |

When instruction TABLEA is executed, high byte of content of addressed ROM is loaded into TBHD[5:0] register. The Low Byte of content of addressed ROM is loaded to ACC.

# 3.4.10 TMR2 (Timer2 Register)

| Name | SFR Type      | Addr. | Bit7     | Bit6      | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |  |
|------|---------------|-------|----------|-----------|------|------|------|------|------|------|--|--|
| TMR2 | S             | 0x9   |          | TMR2[7:0] |      |      |      |      |      |      |  |  |
|      | R/W Property  |       |          |           |      | R/   | W    |      |      |      |  |  |
|      | Initial Value |       | XXXXXXXX |           |      |      |      |      |      |      |  |  |

When reading register TMR2, it will obtain current value of 10-bit down-count Timer2 at TMR2[7:0]. When writing register TMR2, it will write data from TMRH[7:6] and Timer2 reload register to Timer2[9:0] current content.

# 3.4.11 T2CR1 (Timer2 Control Register1)

| Name  | SFR<br>Type   | Addr. | Bit7    | Bit6    | Bit5 | Bit4 | Bit3     | Bit2 | Bit1 | Bit0 |
|-------|---------------|-------|---------|---------|------|------|----------|------|------|------|
| T2CR1 | S             | 0xA   | PWM2OEN | PWM2OAL | -    | -    | TM12_HRC | T2OS | T2RL | T2EN |
| R/V   | V Proper      | ty    | R/W     | R/W     | -    | -    | R/W      | R/W  | R/W  | R/W  |
| Ini   | Initial Value |       | 0       | 0       | Х    | Х    | 0        | 0    | 0    | 0    |

This register is used to configure Timer2 functionality.

TM12\_HRC: Timer1, 2 clock source selection.

TM12\_HRC=1, PWM1, 2 &Timer 1, 2 clock source is High Oscillator Clock

TM12\_HRC=0, PWM1, 2 & Timer 1, 2 clock source selection depends on T1CS/T2CS register bit.

**T2EN:** Enable/disable Timer2. T2EN=1, enable

Timer2. T2EN=0, disable Timer2.

T2RL: Configure Timer2 down-count mechanism while Non-Stop mode is selected (T2OS=0).

T2RL=1, initial value is reloaded from reload register TMR2[9:0].

T2RL=0, continuous down-count from 0x3FF when underflow is occurred.

T2OS: Configure Timer2 operating mode while underflow is reached.

T2OS=1, One-Shot mode. Timer2 will count once from the initial value to 0x00.

T2OS=0, Non-Stop mode. Timer2 will keep down-count after underflow.

| T2OS | T2RL | Timer2 Down-Count Functionality                                                                                                       |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | Timer2 will count from reload value down to 0x00.<br>When underflow is reached, 0x3FF is reloaded and continues down-count.           |
| 0    | 1    | Timer2 will count from reload value down to 0x00.<br>When underflow is reached, reload value is reloaded and continues to down-count. |
| 1    | х    | Timer2 will count from initial value down to 0x00.<br>When underflow is reached, Timer2 will stop down-count.                         |

Table 12 Timer2 Functionality

# **PWM2OAL:** Define PWM2 output active state.

PWM2OAL=1, PWM2 output is active low.

PWM2OAL=0, PWM2 output is active high.

# PWM2OEN: Enable/disable PWM2 output.

PWM2OEN=1, PWM2 output will be present on PB2/PB5.

PWM2OEN=0, PB2/PB5 is GPIO.

# 3.4.12 T2CR2 (Timer2 Control Register2)

| Name          | SFR Type     | Addr. | Bit7 | Bit6 | Bit5 | Bit4 | Bit3   | Bit2        | Bit1 | Bit0 |
|---------------|--------------|-------|------|------|------|------|--------|-------------|------|------|
| T2CR2         | S            | 0xB   | -    | -    | T2CS | T2CE | /PS2EN | PS2SEL[2:0] |      |      |
| F             | R/W Property | -     | -    | R/W  | R/W  | R/W  | R/W    | R/W         | R/W  |      |
| Initial Value |              |       | Х    | Х    | 1    | 1    | 1      | 1           | 1    | 1    |

This register is used to configure Timer2 functionality.

**PS2SEL[2:0]:** Prescaler2 dividing rate selection.

| PS2SEL[2:0] | Dividing Rate |
|-------------|---------------|
| 000         | 1:2           |
| 001         | 1:4           |
| 010         | 1:8           |
| 011         | 1:16          |
| 100         | 1:32          |

| 101 | 1:64  |
|-----|-------|
| 110 | 1:128 |
| 111 | 1:256 |

Table 13 Prescaler2 Dividing Rate

#### Note: Always set PS2SEL[2:0] at /PS2EN=1, or interrupt may be falsely triggered.

#### /PS2EN: Disable/enable Prescaler2.

/PS2EN=1, disable Prescaler2.

/PS2EN=0, enable Prescaler2.

T2CE: Timer2 external clock edge selection.

T2CE=1, Timer2 will decrease one while high-to-low transition occurs on pin EX CKI1. T2CE=0, Timer2 will decrease one while low-to-high transition occurs on pin EX\_CKI1.

T2CS: Timer2 clock source selection.

T2CS=1, External clock on pin EX\_CKI1 is selected.

T2CS=0, Instruction clock or High Oscillator are

selected.

#### 3.4.13 PWM2DUTY (PWM2 Duty Register)

| Name     | SFR Type    | Addr.    | Bit7          | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |
|----------|-------------|----------|---------------|------|------|------|------|------|------|------|--|
| PWM2DUTY | S           | 0xC      | PWM2DUTY[7:0] |      |      |      |      |      |      |      |  |
| R/V      | V Property  | W        |               |      |      |      |      |      |      |      |  |
| In       | itial Value | XXXXXXXX |               |      |      |      |      |      |      |      |  |

The reload value of 10-bit Timer2 stored on registers TMRH[7:6] and TMR2[7:0] is used to define the PWM2 frame rate, and registers TMRH[3:2] and PWM2DUTY[7:0] is used to define the duty cycle of PWM2.

#### 3.4.14 PS2CV (Prescaler2 Counter Value Register)

| Name  | SFR Type     | Addr. | Bit7       | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|--------------|-------|------------|------|------|------|------|------|------|------|
| PS2CV | S            | 0xD   | PS2CV[7:0] |      |      |      |      |      |      |      |
|       | R/W Property |       |            |      |      | F    | 3    |      |      |      |
|       | 1            | 1     | 1          | 1    | 1    | 1    | 1    | 1    |      |      |

While reading PS2CV, it will get current value of Prescaler2 counter.

### 3.4.15 BZ2CR (Buzzer2 Control Register)

| Name  | SFR Type      | Addr.               | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|-------|---------------|---------------------|-------|------|------|------|------|------|------|------|
| BZ2CR | S             | 0xE                 | BZ2EN | -    | -    | -    |      |      |      |      |
|       | R/W Property  |                     | W     | -    | -    | -    | W    |      |      |      |
|       | Initial Value |                     | 0     | Х    | Х    | Х    | 1    | 1    | 1    | 1    |
|       |               | Ver. 1.2 2019/08/29 |       |      |      |      |      |      |      |      |

| BZ2FSEL[3:0]: F       | requency selection of | BZ2 output.   |
|-----------------------|-----------------------|---------------|
| <b>B7</b> 05051 (2.0) | BZ2 Frequen           | cy Selection  |
| BZ2FSEL[3:0]          | Clock Source          | Dividing Rate |
| 0000                  |                       | 1:2           |
| 0001                  |                       | 1:4           |
| 0010                  | Prescaler2 output     | 1:8           |
| 0011                  |                       | 1:16          |
| 0100                  |                       | 1:32          |
| 0101                  |                       | 1:64          |
| 0110                  |                       | 1:128         |
| 0111                  |                       | 1:256         |
| 1000                  |                       | Timer2 bit 0  |
| 1001                  |                       | Timer2 bit 1  |
| 1010                  |                       | Timer2 bit 2  |
| 1011                  | TimerO eutruit        | Timer2 bit 3  |
| 1100                  | Timer2 output         | Timer2 bit 4  |
| 1101                  |                       | Timer2 bit 5  |
| 1110                  |                       | Timer2 bit 6  |
| 1111                  |                       | Timer2 bit 7  |

Table 14 Buzzer2 Output Frequency Selection

BZ2EN: Enable/Disable BZ2

output. BZ2EN=1, enable Buzzer2. BZ2EN=0, disable Buzzer2.

# 3.4.16 OSCCR (Oscillation Control Register)

| Name          | SFR<br>Type  | Addr. | Bit7   | Bit6  | Bit5  | Bit4  | Bit3      | Bit2 | Bit1    | Bit0    |
|---------------|--------------|-------|--------|-------|-------|-------|-----------|------|---------|---------|
| OSCCR         | S            | 0xF   | CMPOUT | CMPOE | CMPIF | CMPIE | OPMD[1:0] |      | STPHOSC | SELHOSC |
| R/W           | R/W Property |       |        | R/W   | R/W   | R/W   | R/W       |      | R/W     | R/W     |
| Initial Value |              | Х     | 0      | 0     | 0     | 0     | 0         | 0    | 1       |         |

**SELHOSC:** Selection of system oscillation (Fosc).

SELHOSC=1, F<sub>OSC</sub> is high-frequency oscillation

( $F_{HOSC}$ ). SELHOSC=0,  $F_{OSC}$  is low-frequency

oscillation (FLOSC).

**STPHOSC:** Disable/enable high-frequency oscillation (F<sub>HOSC</sub>).

STPHOSC=1, F<sub>HOSC</sub> will stop oscillation and be disabled.

STPHOSC=0, FHOSC keep oscillation.

**OPMD[1:0]:** Selection of operating mode.

| OPMD[1:0] | Operating Mode |
|-----------|----------------|
| 00        | Normal mode    |
| 01        | Halt mode      |
| 10        | Standby mode   |
| 11        | reserved       |

Table 15 Selection of Operating Mode by OPMD[1:0]

**CMPIE:** Enable/Disable of comparator interrupt.

CMPIE=1, Enable of comparator interrupt. CMPIE=0, Disable of comparator interrupt.

**CMPIF:** Comparator output change state interrupt is occurred.

CMPIF=1, comparator interrupt is occurred. CMPIF must be clear by firmware.

**CMPOE:** Disable/enable comparator output to pad PB3.

CMPOE=1, enable comparator output to pad PB3. CMPOE=0, disable comparator output to pad PB3.

Note: Comparator output to pad PB3 has higher priority than pwm1/buzzer1 output to pad PB3.

**CMPOUT:** Comparator output status, read-only.

# *Note:* STPHOSC cannot be changed with SELHOSC or OPMD at the same time. STPHOSC cannot be changed with OPMD at the same time during SELHOSC1.

### 3.4.17 TMR3 (Timer3 Register)

| Name | SFR Type      | Addr. | Bit7      | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |  |
|------|---------------|-------|-----------|------|------|------|------|------|------|------|--|--|
| TMR3 | S             | 0x10  | TMR3[7:0] |      |      |      |      |      |      |      |  |  |
| I    | R/W Property  |       |           | R/W  |      |      |      |      |      |      |  |  |
|      | Initial Value |       | XXXXXXXX  |      |      |      |      |      |      |      |  |  |

When reading register TMR3, it will obtain current value of 10-bit down-count Timer3 at TMR3[7:0]. When writing register TMR3, it will write data from TM3RH[5:4] and Timer3 reload register to Timer3[9:0] current content.

| Name          | SFR<br>Type  | Addr. | Bit7    | Bit6    | Bit5 | Bit4 | Bit3    | Bit2 | Bit1 | Bit0 |
|---------------|--------------|-------|---------|---------|------|------|---------|------|------|------|
| T3CR1         | S            | 0x11  | PWM3OEN | PWM3OAL | -    | -    | TM3_HRC | T3OS | T3RL | T3EN |
| R/W           | R/W Property |       | R/W     | R/W     | -    | -    | R/W     | R/W  | R/W  | R/W  |
| Initial Value |              | 0     | 0       | Х       | Х    | 0    | 0       | 0    | 0    |      |

### 3.4.18 T3CR1 (Timer3 Control Register1)

This register is used to configure Timer3 functionality.

T3EN: Enable/disable

Timer3. T3EN=1, enable Timer3. T3EN=0, disable Timer3.

**T3RL:** Configure Timer3 down-count mechanism while Non-Stop mode is selected (T3OS=0).

T3RL=1, initial value is reloaded from reload register TMR3[9:0].

T3RL=0, continuous down-count from 0x3FF when underflow is

occurred.

#### **T3OS:** Configure Timer3 operating mode while underflow is reached.

T3OS=1, One-Shot mode. Timer3 will count once from the initial value to 0x00. T3OS=0, Non-Stop mode. Timer3 will keep down-count after underflow.

| T3OS | T3RL | Timer3 Down-Count Functionality                                                                                                       |
|------|------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | Timer3 will count from reload value down to 0x00.<br>When underflow is reached, 0x3FF is reloaded and continues down-count.           |
| 0    | 1    | Timer3 will count from reload value down to 0x00.<br>When underflow is reached, reload value is reloaded and continues to down-count. |
| 1    | х    | Timer3 will count from initial value down to 0x00.<br>When underflow is reached, Timer3 will stop down-count.                         |

Table 16 Timer3 Functionality

TM3\_HRC: Timer3 clock source selection.

TM3\_HRC =1, PWM3 & Timer 3 clock source is High Oscillator Clock.

TM3\_HRC =0, PWM3 & Timer 3 clock source selection depends on T3CS register bit.

**PWM3OAL:** Define PWM3 output active state.

PWM3OAL=1, PWM3 output is active low.

PWM3OAL=0, PWM3 output is active high.

**PWM3OEN:** Enable/disable PWM3 output.

PWM3OEN=1, PWM3 output will be present on

PA2. PWM3OEN=0, PA2 is GPIO.

### 3.4.19 T3CR2 (Timer3 Control Register2)

| Name         | SFR Type      | Addr. | Bit7    | Bit6 | Bit5 | Bit4   | Bit3 | Bit2    | Bit1 | Bit0 |
|--------------|---------------|-------|---------|------|------|--------|------|---------|------|------|
| T3CR2 S 0x12 |               | -     | PWM3D_1 | T3CS | T3CE | /PS3EN | P    | S3SEL[2 | 2:0] |      |
|              | R/W Property  |       | -       | W    | R/W  | R/W    | R/W  | R/W     | R/W  | R/W  |
|              | Initial Value |       | Х       | 0    | 1    | 1      | 1    | 1       | 1    | 1    |

This register is used to configure Timer3 functionality.

| PS3SEL[2:0] | Dividing Rate |
|-------------|---------------|
| 000         | 1:2           |
| 001         | 1:4           |
| 010         | 1:8           |
| 011         | 1:16          |
| 100         | 1:32          |
| 101         | 1:64          |
| 110         | 1:128         |
| 111         | 1:256         |

Table 17 Prescaler3 Dividing Rate

### Note: Always set PS3SEL[2:0] at /PS3EN=1, or interrupt may be falsely triggered.

/PS3EN: Disable/enable Prescaler3.

/PS3EN=1, disable Prescaler3.

/PS3EN=0, enable Prescaler3.

**T3CE:** Timer3 external clock edge selection.

T3CE=1, Timer3 will decrease one while high-to-low transition occurs on pin EX\_CKI1.

T3CE=0, Timer3 will decrease one while low-to-high transition occurs on pin EX\_CKI1.

T3CS: Timer3 clock source selection.

T3CS=1, External clock on pin EX\_CKI1 is selected.

T3CS=0, Instruction clock or High Oscillator are

selected.

**PWM3D\_1:** If TM3\_HRC=0, PWM3D\_1 is no use.

If TM3\_HRC=1, PWM3D\_1 = 1, PWM3DUTY extend to half Timer3 clock. If TM3\_HRC=1, PWM3D\_1 = 0, PWM3DUTY keep original.

3.4.20 PWM3DUTY (PWM3 Duty Register)

| Name            | SFR Type        | Addr. | Bit7 | Bit6 | Bit5          | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |  |  |
|-----------------|-----------------|-------|------|------|---------------|------|------|------|------|------|--|--|
| <b>PWM3DUTY</b> | PWM3DUTY S 0x13 |       |      |      | PWM3DUTY[7:0] |      |      |      |      |      |  |  |
| R               | R/W Property    |       |      |      |               | W    |      |      |      |      |  |  |
| I               | Initial Value   |       |      |      | XXXXXXXX      |      |      |      |      |      |  |  |



The reload value of 10-bit Timer3 stored on registers TM3RH[5:4] and TMR3[7:0] is used to define the PWM3 frame rate, and registers TM3RH[1:0] and PWM3DUTY[7:0] is used to define the duty cycle of PWM3.

# 3.4.21 PS3CV (Prescaler3 Counter Value Register)

| Name          | SFR Type       | Addr. | Bit7       | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 |
|---------------|----------------|-------|------------|------|------|------|------|------|------|------|
| PS3CV         | S              | 0x14  | PS3CV[7:0] |      |      |      |      |      |      |      |
|               | R/W Property R |       |            |      |      |      |      |      |      |      |
| Initial Value |                |       | 1          | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

While reading PS3CV, it will get current value of Prescaler3 counter.

# 3.4.22 BZ3CR (Buzzer3 Control Register)

| Name          | SFR Type | Addr. | Bit7  | Bit6 | Bit5 | Bit4 | Bit3 | Bit2  | Bit1    | Bit0 |
|---------------|----------|-------|-------|------|------|------|------|-------|---------|------|
| BZ3CR         | S        | 0x15  | BZ3EN | -    | -    | -    |      | BZ3FS | EL[3:0] |      |
| R/W Property  |          |       | W     | -    | -    | -    |      | V     | V       |      |
| Initial Value |          |       | 0     | Х    | Х    | Х    | 1    | 1     | 1       | 1    |

BZ3FSEL[3:0]: Frequency selection of BZ3 output.

| B725651 [2:0] | BZ3 Frequen       | cy Selection  |
|---------------|-------------------|---------------|
| BZ3FSEL[3:0]  | Clock Source      | Dividing Rate |
| 0000          |                   | 1:2           |
| 0001          |                   | 1:4           |
| 0010          |                   | 1:8           |
| 0011          | Dragoolor2 output | 1:16          |
| 0100          | Prescaler3 output | 1:32          |
| 0101          |                   | 1:64          |
| 0110          |                   | 1:128         |
| 0111          |                   | 1:256         |
| 1000          |                   | Timer3 bit 0  |
| 1001          |                   | Timer3 bit 1  |
| 1010          |                   | Timer3 bit 2  |
| 1011          | Timor? output     | Timer3 bit 3  |
| 1100          | Timer3 output     | Timer3 bit 4  |
| 1101          |                   | Timer3 bit 5  |
| 1110          |                   | Timer3 bit 6  |
| 1111          |                   | Timer3 bit 7  |

Table 18 Buzzer3 Output Frequency Selection

BZ3EN: Enable/Disable BZ3 output.

BZ3EN=1, enable Buzzer3. BZ3EN=0, disable Buzzer3.

# 3.5 I/O Port

CY8B62A provides 14 I/O pins which are PA[7:0] and PB[5:0]. User can read/write these I/O pins through registers PORTA and PORTB respectively. Each I/O pin has a corresponding register bit to define it is input pin or output pin. Register IOSTA[7:0] define the input/output direction of PA[7:0]. Register IOSTB[5:0] define the input/output direction of PB[5:0].

When an I/O pin is configured as input pin, it may have Pull-High resistor or Pull-Low resistor which is enabled or disabled through registers. Register APHCON[7:6, 4:0] are used to enable or disable Pull-High resistor of PA[7:6, 4:0]. Register APHCON[5] and ABPLCON[3:0] are used to enable or disable Pull-Low resistor of PA[5, 3:0]. Register BPHCON[5:0] are used to enable or disable Pull-High resistor of PB[5:0]. Register ABPLCON[7:4] are used to enable or disable Pull-Low resistor of PB[3:0]. PCON[4] is used to enable or disable Pull-High resistor of PA[5].

When an PortB I/O pin is configured as output pin, there is a corresponding and individual register to select as Open-Drain output pin. Register BODCON[5:0] determine PB[5:0] is Open-Drain or not.

| Feature |                    | PA[3:0] | PA[7:6]&PA[4] | PA[5]  | PB[3:0] | PB[5:4] |
|---------|--------------------|---------|---------------|--------|---------|---------|
| Input   | Pull-High Resistor | V       | V             | V      | V       | V       |
| Input   | Pull-Low Resistor  | V       | Х             | V      | V       | х       |
| Output  | Open-Drain         | Х       | Х             | always | V       | V       |

The summary of Pad I/O feature is listed in the table below.

Table 19 Summary of Pad I/O Feature

The level change on each I/O pin of PA and PB may generate interrupt request. Register AWUCON[7:0] and BWUCON[5:0] will select which I/O pin of PA and PB may generate this interrupt. As long as any pin of PA and PB is selected by corresponding bit of AWUCON and BWUCON, the register bit PABIF (INTF[1]) will set to 1 if there is a level change occurred on any selected pin. An interrupt request will occur and interrupt service routine will be executed if register bit PABIE (INTE[1]) and GIE (PCON1[7]) are both set to 1.

There is two external interrupt provided by CY8B62A. When register bit EIS0 (INTEDG[4]) is set to 1, PB0 is used as input pin for external interrupt 0. When register bit EIS1 (INTEDG[5]) is set to 1, PB1 is used as input pin for external interrupt 1.

# Note: When PB0 or PB1 is both set as level change operation and external interrupt, the external interrupt will have higher priority, and the PB0 or PB1 level change operation will be disabled. But PB5~PB2 level change function are not affected.

CY8B62A provides IR carrier generation output. As the table 20 shows, the IR operation is depended both on register IREN(IRCR[0]) and configuration word IR Current : when IREN=1 and IR Current option=Normal, the IR sink current=60mA and carrier output will be presented on PB1 pad. When IREN=1 and IR Current option=Large, the IR sink current=340mA and carrier output will be presented on PA3 pad. When IREN=0, the IR carrier will not be generated.

| IREN Register | IR Current<br>Option | Current Value (mA) | IR Pad |
|---------------|----------------------|--------------------|--------|
| 0             | Х                    | -                  | -      |
| 1             | Large                | 340                | PA3    |
| 1             | Normal               | 60                 | PB1    |

Table 20 IR carrier selection

PA5 can be used as external reset input determined by a configuration word. When an active-low signal is applied to PA5, it will cause CY8B62A to enter reset process.

When external crystal (E\_HXT, E\_XT or E\_LXT) is adopted for high oscillation or low oscillation according to setting of configuration words, PA6 will be used as crystal input pin (Xin) and PA7 will be used as crystal output pin (Xout).

When I\_HRC or I\_LRC mode is selected as system oscillation and E\_HXT, E\_XT or E\_LXT is not adopted, instruction clock is observable on PA7 if a configuration word is enabled.

Moreover, PA4 can be timer 0 external clock source EX\_CKI0 if T0MD T0CS=1 and LCK\_TM0=0. PA4 can be timer 1 external clock source EX\_CKI0 if T1CS=1. PA1 can be Timer2/Timer3 external clock source EX\_CKI1 if T2CS/T3CS=1.

Moreover, PB3 can be comparator output if CMPOE=1. PB3 can be PWM1 output If T1CR1[7] PWM1OEN=1. PB3 can be Buzzer1 output if BZ1CR[7] BZ1EN=1. The output priority of PB3 is comparator output > PWM1 output > Buzzer1 output.

PB2 can be PWM2 output If T2CR1[7] PWM2OEN=1. PB2 can be Buzzer2 output if BZ2CR[7] BZ2EN=1. The output priority of PB2 is PWM2>Buzzer2.

When configured as output, the sink current of each pin can be small(6mA for VDD =3V), normal (18mA for VDD =3V), large (53mA for VDD =3V) or constant (20mA for VDD =3V/5V) according to configuration words. When configured as output, the drive current of each pin can be small(1.5mA for VDD =3V) or large (15mA for VDD =3V) according to configuration words. Check the following table for drive/sink current mode setting:

| Configuration Word | Small sink | Normal Sink | Large Sink | Constant sink |
|--------------------|------------|-------------|------------|---------------|
| PXcurrent          | Х          | 0           | 1          | 1             |
| PXcsc              | Х          | 0           | 0          | 1             |
| Small Sink         | 0          | 1           | 1          | 1             |

| Configuration Word | Small drive | Large Drive |
|--------------------|-------------|-------------|
| Small Drive & Sink | 0           | 1           |

Table 21 Drive / Sink current mode setting (X=A, B)

# 3.5.1 Block Diagram of IO Pins

IO\_SEL: set pad attribute as input or

output WRITE\_EN: write data to pad.

READ\_EN: read pad.

PULLUP\_ENB: enable Pull-

High. PULLDOWN\_EN:

enable Pull-Low.

VPEN: enable pad to comparator non-inverting

input. VNEN: enable pad to comparator inverting

input.

CMPVP, CMPVN: comparator non-inverting and inverting

input. RD\_TYPE: select read pin or read latch.



Figure 5 Block Diagram of PA2&PA0

IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad. PULLUP\_ENB:

enable Pull-High. PULLDOWN\_EN:

enable Pull-Low.

VPEN: enable pad to comparator non-inverting input.

VNEN: enable pad to comparator inverting input.

CMPVP, CMPVN: comparator non-inverting and inverting

input. RD\_TYPE: select read pin or read latch.

EX\_CKI1: external clock for Timer2, 3.





IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad.

PULLUP\_ENB: enable Pull-

High. PULLDOWN\_EN:

enable Pull-Low.

VPEN: enable pad to comparator non-inverting input.

VNEN: enable pad to comparator inverting input.

CMPVP, CMPVN: comparator non-inverting and inverting

input. RD\_TYPE: select read pin or read latch.



Figure 7 Block Diagram of PA3

IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad.

PULLUP\_ENB: enable Pull-High.

VPEN: enable pad to comparator non-inverting input.

CMPVP: comparator non-inverting and inverting input.

RD\_TYPE: select read pin or read latch.

EX\_CKI0: external clock for Timer0, 1.



Figure 8 Block Diagram of PA4

RSTPAD\_EN: enable PA5 as reset pin.

RSTB\_IN: reset signal input.

IO\_SEL: set pad attribute as input or output.

WRITE\_EN: write data to pad.

READ\_EN: read pad.

PULLUP\_ENB: enable Pull-High.

PULLDOWN\_EN: enable Pull-Low.

RD\_TYPE: select read pin or read latch.



Figure 9 Block Diagram of PA5

- XTL\_EN: enable crystal oscillation mode.
- IO\_SEL: set pad attribute as input or output.
- WRITE\_EN: write data to pad.
- READ\_EN: read pad.
- PULLUP\_ENB: enable Pull-High.
- VPEN: enable pad to comparator non-inverting input.
- CMPVP: comparator non-inverting and inverting input.
- RD\_TYPE: select read pin or read latch.



Figure 10 Block Diagram of PA6, PA7

- IO\_SEL: set pad attribute as input or output.
- WRITE\_EN: write data to pad.
- READ\_EN: read pad.
- OD\_EN: enable open-Drain.
- PULLUP\_ENB: enable Pull-High.
- PULLDOWN\_EN: enable Pull-Low.
- RD\_TYPE: select read pin or read latch.
- EIS0: external interrupt function enable.
- INTEDG[1:0]: external interrupt edge
- select. EX\_INT0: external interrupt
- signal.
- VPEN: enable pad to comparator non-inverting
- input. CMPVP: comparator non-inverting and
- inverting input. WUB: port B wake-up enable.
- SET\_PBIF: port B wake-up flag.





IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad.

OD\_EN: enable open-

Drain.

PULLUP\_ENB: enable Pull-High.

PULLDOWN\_EN: enable Pull-Low.

RD\_TYPE: select read pin or read

latch. EIS1: external interrupt function

enable. INTEDG[3:2]: external

interrupt edge select. EX\_INT1:

external interrupt signal.

VPEN: enable pad to comparator non-inverting

input. CMPVP: comparator non-inverting and

inverting input. WUB: port B wake-up enable.

SET\_PBIF: port B wake-up flag.





IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad.

OD\_EN: enable open-

Drain.

PULLUP\_ENB: enable Pull-High.

PULLDOWN\_EN: enable Pull-Low.

VPEN: enable pad to comparator non-inverting

input. VNEN: enable pad to comparator inverting

input.

CMPVP, CMPVN: comparator non-inverting and inverting

input. RD\_TYPE: select read pin or read latch.

WUB: port B wake-up enable.

SET\_PBIF: port B wake-up

flag.





IO\_SEL: set pad attribute as input or

output. WRITE\_EN: write data to pad.

READ\_EN: read pad. OD\_EN:

enable open-Drain.

PULLUP\_ENB: enable Pull-High.

VPEN: enable pad to comparator non-inverting input.

VNEN: enable pad to comparator inverting input.

CMPVP, CMPVN: comparator non-inverting and inverting

input. RD\_TYPE: select read pin or read latch.

WUB: port B wake-up enable.

SET\_PBIF: port B wake-up flag.



Figure 14 Block Diagram of PB4,5

# 3.6 Timer0

Timer0 is an 8-bit up-count timer and its operation is enabled by register bit T0EN (PCON1[0]). Writing to Timer0 will set its initial value. Reading from Timer0 will show its current count value.

The clock source to Timer0 can be from instruction clock, external pin EX\_CKI0 or low speed clock Low Oscillator Frequency according to register bit T0CS and LCK\_TM0 (T0MD[5] and T0MD[7]). When T0CS is 0, instruction clock is selected as Timer0 clock source. When T0CS is 1 and LCK\_TM0 is 0, EX\_CKI0 is selected as Timer0 clock source. When T0CS is 1 and LCK\_TM0 is 1 (and Timer0 source must set to 1), Low Oscillator Frequency (I\_LRC or E\_LXT, depends on configuration word) output is selected. Summarized table is shown below. (Also check Figure 15)

| Timer0 clock source | TOCS | LCKTM0 | Timer0 source | Low Oscillator Frequency |
|---------------------|------|--------|---------------|--------------------------|
| Instruction clock   | 0    | х      | х             | Х                        |
| EX_CKI0             | 1    | 0      | х             | Х                        |
|                     |      | х      | 0             |                          |
| E_LXT               | 1    | 1      | 1             | 1                        |
| I_LRC               | 1    | 1      | 1             | 0                        |

#### Table 22 Summary of Timer0 clock source control

Moreover the active edge of EX\_CKI0 or Low Oscillator Frequency to increase Timer0 can be selected by register bit T0CE (T0MD[4]). When T0CE is 1, high-to-low transition on EX\_CKI0 or Low Oscillator Frequency will increase Timer0. When T0CE is 0, low-to-high transition on EX\_CKI0 or Low Oscillator Frequency will increase Timer0. When using Low Oscillator Frequency as Timer0 clock source, it is suggested to use prescaler0 (see below descriptions) and the ratio set to more than 4, or missing count may happen.

Before Timer0 clock source is supplied to Timer0, it can be divided by Prescaler0 if register bit PS0WDT (T0MD[3]) is clear to 0. When writing 0 to PS0WDT by instruction, Prescaler0 is assigned to Timer0 and Prescaler0 will be clear after this instruction is executed. The dividing rate of Prescaler0 is determined by register bits PS0SEL[2:0] which is from 1:2 to 1:256.

When Timer0 is overflow, the register bit T0IF (INTF[0]) will be set to 1 to indicate Timer0 overflow event is occurred. If register bit T0IE (INTE[0]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T0IF will not be clear until firmware writes 0 to T0IF.

The block diagram of Timer0 and WDT is shown in the figure below.



Figure 15 Block Diagram of Timer0 and WDT

### 3.7 Timer1 / PWM1 / Buzzer1

Timer1 is an 10-bit down-count timer with Prescaler1 whose dividing rate is programmable. The output of Timer1 can be used to generate PWM1 output and Buzzer1 output. Timer1 builds in auto-reload function and Timer1 reload register stores reload data with double buffers. When user write Timer1 reload register, write Timer1 MSB 2 bits(TMRH[5:4]) first and write TMR1 second, Timer1 reload register will be updated to Timer1 counter after Timer1 overflow occurs when T1EN=1. If T1EN=0, Timer1 reload register will be updated to Timer1 counter after write TMR1 immediately. A read to the Timer1 will show the content of the Timer1 current count value.

The block diagram of Timer1 is shown in the figure below.



Figure 16 Block Diagram of Timer1

The operation of Timer1 can be enabled or disabled by register bit T1EN (T1CR1[0]). After Timer1 is enabled, its clock source can be instruction clock, pin EX\_CKI0 or I\_HRC output, which is determined by register bit T1CS

(T1CR2[5]) and TM12\_HRC(T2CR1[3]). When T1CS is 1 and TM12\_HRC is 0, EX\_CKI0 is selected as clock source. When T1CS is 0 and TM12\_HRC is 0, instruction clock is selected as clock source. When TM12\_HRC is 1, I\_HRC output is selected as clock source. When EX\_CKI0 is selected, the active edge to decrease Timer1 is determined by register bit T1CE (T1CR2[4]). When T1CE is 1, high-to-low transition on EX\_CKI0 will decrease Timer1. When T1CE is 0, low-to-high transition on EX\_CKI0 will decrease Timer1. The selected clock source can be divided further by Prescaler1 before it is applied to Timer1. Prescaler1 is enabled by writing 0 to register bit /PS1EN (T1CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS1SEL[2:0] (T1CR2[2:0]). Current value of Prescaler1 can be obtained by register PS1CV.

Timer1 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T1OS (T1CR1[2]) is 1, One-Shot mode is selected. Timer1 will count down once from initial value stored on register TMR1[9:0] to 0x00, i.e. underflow is occurred. When register bit T1OS (T1CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T1RL (T1CR1[1]). When T1RL is 1, the initial value stored on register TMR1[9:0] will be restored and start next down-count from this initial value. When T1RL is 0, Timer1 will start next down-count from 0x3FF.

When Timer1 is underflow, the register bit T1IF (INTF[3]) will be set to 1 to indicate Timer1 underflow event is occurred. If register bit T1IE (INTE[3]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T1IF will not be clear until firmware writes 0 to T1IF.





Figure 17 Timer1 Timing Chart

The PWM1 output can be available on I/O pin PB3 when register bit PWM1OEN (T1CR1[7]) is set to 1. Moreover, PB3 will become output pin automatically. The active state of PWM1 output is determined by register bit PWM1OAL (T1CR1[6]). When PWM1OAL is 1, PWM1 output is active low. When PWM1OAL is 0, PWM1 output is active high. Moreover, the duty cycle and frame rate of PWM1 are both programmable. The duty cycle is determined by registers TMRH[1:0] and PWM1DUTY[7:0]. When PWM1DUTY is 0, PWM1 output will be

never active. When PWM1DUTY is 0x3FF, PWM1 output will be active for 1023 Timer1 input clocks. The frame rate is determined by TMRH[5:4] + TMR1[7:0] initial value. Therefore, PWM1DUTY value must be less than or equal to TMRH[5:4] + TMR1[7:0]. When user write PWM1DUTY, write PWM1DUTY[9:8] MSB 2 bits(TMRH[1:0]) first and write PWM1DUTY[7:0] second, PWM1 duty register will be updated after Timer1 overflow occurs. The block diagram of PWM1 is illustrated in the following figure.





The Buzzer1 output (BZ1) can be available on I/O pin PB3 when register bit BZ1EN (BZ1CR1[7]) is set to 1. Moreover, PB3 will become output pin automatically. The frequency of BZ1 can be derived from Timer1 output or Prescaler1 output and dividing rate is determined by register bits BZ1FSEL[3:0] (BZ1CR[3:0]). When BZ1FSEL[3] is 0, Prescaler1 output is selected to generate BZ1 output. When BZ1FSEL[3] is 1, Timer1 output is selected to generate BZ1 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer1 is illustrated in the following figure.





Note: When PWM1 and Buzzer1 are both enabled, PWM1 will have the higher priority for PB3 output.

# 3.8 Timer2 / PWM2 / Buzzer2

Timer2 is an 10-bit down-count timer with Prescaler2 whose dividing rate is programmable. The output of Timer2 can be used to generate PWM2 output and Buzzer2 output. Timer2 builds in auto-reload function and Timer2 reload register stores reload data with double buffers. When user write Timer2 reload register, write Timer2 MSB 2 bits(TMRH[7:6]) first and write TMR2 second, Timer2 reload register will be updated to Timer2 counter after Timer2 overflow occurs when T2EN=1. If T2EN=0, Timer2 reload register will be updated to Timer2 counter after write TMR2 immediately. A read to the Timer2 will show the content of the Timer2 current count value.

The block diagram of Timer2 is shown in the figure below.



Figure 20 Block Diagram of Timer2

The operation of Timer2 can be enabled or disabled by register bit T2EN (T2CR1[0]). After Timer2 is enabled, its clock source can be instruction clock, pin EX\_CKI1 or I\_HRC output, which is determined by register bit T2CS (T2CR2[5]) and TM12\_HRC(T2CR1[3]). When T2CS is 1 and TM12\_HRC is 0, EX\_CKI1 is selected as clock source. When T2CS is 0 and TM12\_HRC is 0, instruction clock is selected as clock source. When TM12\_HRC output is selected as clock source. When EX\_CKI1 is selected, the active edge to decrease Timer2 is determined by register bit T2CE (T2CR2[4]). When T2CE is 1, high-to-low transition on EX\_CKI1 will decrease Timer2. When T2CE is 0, low-to-high transition on EX\_CKI1 will decrease Timer2.

The selected clock source can be divided further by Prescaler2 before it is applied to Timer2. Prescaler2 is enabled by writing 0 to register bit /PS2EN (T2CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS2SEL[2:0] (T2CR2[2:0]). Current value of Prescaler2 can be obtained by reading register PS2CV.

Timer2 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T2OS (T2CR1[2]) is 1, One-Shot mode is selected. Timer2 will count down once from initial value stored on register TMR2[9:0] to 0x00, i.e. underflow is occurred. When register bit T2OS (T2CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T2RL (T2CR1[1]). When T2RL is 1, the initial value stored on register

TMR2[9:0] will be restored and start next down-count from this initial value. When T2RL is 0, Timer2 will start next down-count from 0x3FF.

When Timer2 is underflow, the register bit T2IF (INTF[5]) will be set to 1 to indicate Timer2 underflow event is occurred. If register bit T2IE (INTE[5]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T2IF will not be clear until firmware writes 0 to T2IF.

The timing chart of Timer2 is shown in the following figure.





The PWM2 output can be available on I/O pin PB2/PB5 when register bit PWM2OEN (T2CR1[7]) is set to 1. Moreover, PB2/PB5 will become output pin automatically. The active state of PWM2 output is determined by register bit PWM2OAL (T2CR1[6]). When PWM2OAL is 1, PWM2 output is active low. When PWM2OAL is 0, PWM2 output is active high. Moreover, the duty cycle and frame rate of PWM2 are both programmable. The duty cycle is determined by register TMRH[3:2],PWM2DUTY[7:0]. When PWM2DUTY is 0, PWM2 output will be never active. When PWM2DUTY is 0x3FF, PWM2 output will be active for 1023 Timer2 input clocks. The frame rate is determined by TMRH[7:6],TMR2[7:0] initial value. Therefore, PWM2DUTY value must be less than or equal to TMR2[9:0]. When user write PWM2DUTY, write PWM2DUTY[9:8] MSB 2 bits(TMRH[3:2]) first and write PWM2DUTY[7:0] second, PWM2 duty register will be updated after Timer2 overflow occurs. The block diagram of PWM2 is illustrated in the following figure.





The Buzzer2 output (BZ2) can be available on I/O pin PB2 when register bit BZ2EN (BZ2CR1[7]) is set to 1. Moreover, PB2 will become output pin automatically. The frequency of BZ2 can be derived from Timer2 output or Prescaler2 output and dividing rate is determined by register bits BZ2FSEL[3:0] (BZ2CR[3:0]). When BZ2FSEL[3] is 0, Prescaler2 output is selected to generate BZ2 output. When BZ2FSEL[3] is 1, Timer2 output is selected to generate BZ2 output. When BZ2FSEL[3] is 1, Timer2 output is selected to generate BZ2 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer2 is illustrated in the following figure.



Figure 23 Buzzer2 Block Diagram

# 3.9 Timer3 / PWM3 / Buzzer3

Timer3 is an 10-bit down-count timer with Prescaler3 whose dividing rate is programmable. The output of Timer3 can be used to generate PWM3 output. Timer3 builds in auto-reload function and Timer3 reload register stores reload data with double buffers. When users write Timer3 reload register, write Timer3 MSB 2 bits(TM3RH[5:4]) first and write TMR3 second, Timer3 reload register will be updated to Timer3 counter after Timer3 overflow occurs when T3EN=1. If T3EN=0, Timer3 reload register will be updated to Timer3 counter after write TMR3 immediately. A read to the Timer3 will show the content of the Timer3 current count value.

The block diagram of Timer3 is shown in the figure below.



#### Figure 24 Block Diagram of Timer3

The operation of Timer3 can be enabled or disabled by register bit T3EN (T3CR1[0]). After Timer3 is enabled, its clock source can be instruction clock, pin EX\_CKI1 or I\_HRC output, which is determined by register bit T3CS (T3CR2[5]) and TM3\_HRC(T3CR1[3]). When T3CS is 1 and TM3\_HRC is 0, EX\_CKI1 is selected as clock source. When T3CS is 0 and TM3\_HRC is 0, instruction clock is selected as clock source. When TM3\_HRC is 1, I\_HRC output is selected as clock source. When T3CE is 1, high-to-low transition on EX\_CKI1 will decrease Timer3. When T3CE is 0, low-to-high transition on EX\_CKI1 will decrease Timer3.

The selected clock source can be divided further by Prescaler3 before it is applied to Timer3. Prescaler3 is enabled by writing 0 to register bit /PS3EN (T3CR2[3]) and the dividing rate is from 1:2 to 1:256 determined by register bits PS3SEL[2:0] (T3CR2[2:0]). Current value of Prescaler3 can be obtained by reading register PS3CV.

Timer3 provides two kinds of operating mode: one is One-Shot mode and the other is Non-Stop mode. When register bit T3OS (T3CR1[2]) is 1, One-Shot mode is selected. Timer3 will count down once from initial value stored on register TMR3[9:0] to 0x00, i.e. underflow is occurred. When register bit T3OS (T3CR1[2]) is 0, Non-Stop mode is selected. When underflow is occurred, there are two selections to start next down-count which is determined by register bit T3RL (T3CR1[1]). When T3RL is 1, the initial value stored on register TMR3[9:0] will be restored and start next down-count from this initial value. When T3RL is 0, Timer3 will start next down-count from 0x3FF.

When Timer3 is underflow, the register bit T3IF (INTE2[4]) will be set to 1 to indicate Timer3 underflow event is occurred. If register bit T3IE (INTE2[0]) and GIE are both set to 1, interrupt request will occur and interrupt service routine will be executed. T3IF will not be clear until firmware writes 0 to T3IF.



The timing chart of Timer3 is shown in the following figure.

#### Figure 25 Timer3 Timing Chart

The PWM3 output can be available on I/O pin PA2 when register bit PWM3OEN (T3CR1[7]) is set to 1. Moreover, PA2 will become output pin automatically. The active state of PWM3 output is determined by register bit PWM3OAL (T3CR1[6]). When PWM3OAL is 1, PWM3 output is active low. When PWM3OAL is 0, PWM3 output is active high. Moreover, the duty cycle and frame rate of PWM3 are both programmable. The duty cycle is determined by register TM3RH[1:0], PWM3DUTY[7:0]. When PWM3DUTY is 0, PWM3 output will be never active. When PWM3DUTY is 0x3FF, PWM3 output will be active for 1023 Timer3 input clocks. The frame rate is determined by TM3RH[5:4], TMR3[7:0] initial value. Therefore, PWM3DUTY value must be less than or equal to TMR3[9:0]. When user write PWM3DUTY, write PWM3DUTY[9:8] MSB 2 bits(TM3RH[1:0]) first and write PWM3DUTY[7:0] second, PWM3 duty register will be updated after Timer3 overflow occurs. The block diagram of PWM3 is illustrated in the following figure.



Figure 26 PWM3 Block Diagram

When I\_HRC is selected as timer3 clock source, PWM3 output resolution can be half I\_HRC clock. This is done by setting PWMD\_1(T3CR2[6]) . When this bit is set to 1, a half I\_HRC clock width is added to PWM output. When this bit is 0, there's nothing happened.

The Buzzer3 output (BZ3) can be available on I/O pin PA2 when register bit BZ3EN (BZ3CR1[7]) is set to 1. Moreover, PA2 will become output pin automatically. The frequency of BZ3 can be derived from Timer3 output or Prescaler3 output and dividing rate is determined by register bits BZ3FSEL[3:0] (BZ3CR[3:0]). When BZ3FSEL[3] is 0, Prescaler3 output is selected to generate BZ3 output. When BZ3FSEL[3] is 1, Timer3 output is selected to generate BZ3 output. When BZ3FSEL[3] is 1, Timer3 output is selected to generate BZ3 output. The dividing rate can be from 1:2 to 1:256 in order to generate all kinds of frequency. The block diagram of Buzzer3 is illustrated in the following figure.



Figure 27 Buzzer3 Block Diagram

### 3.10 RFC Mode

CY8B62A has built-in RFC mode. Once RFC mode is enabled, the selected input pad state will take control of the Timer1 counting. When the selected input pad is recognized as 0 state (The input pad voltage is smaller than  $V_{IL}$ ), Timer1 keeps counting. When this selected pad is recognized as 1 (The input pad voltage is larger than  $V_{IH}$ ), Timer1 stops counting. The following figure shows how RFC mode operates: PSEL3~0 is used to select one RFC input pad out of 14 CY8B62A pads. RFCEN is used to switch the Timer1 enable signal between the normal enable signal T1EN and RFC selected input state.

One application of RFC mode is to measure the capacitor-resistor charging time, As the figure shows, when PSEL3~0=0x01, PA1 is selected as RFC input pad. At first the PA1 is set as output low (the voltage of PA1 is discharged to 0). Next step, clear Timer1 content, set PA1 as input and enable RFC mode. Then Timer1 will start counting, and the RC circuit will start charging PA1. As PA1 is charged to the  $V_{IH}$  voltage, the Timer1 counting is stopped because PA1 input is high. The Timer1 content will show the RC circuit charging time. (Note: Timer1 is down-count.)



Figure 28 RFC Block Diagram

# 3.11 IR Carrier

CY8B62A provides two kinds of IR carrier according to its sink capability. One is Normal IR carrier whose sink current depends on how I/O pin (PB1) is configured. The other pin (PA3) is Large IR carrier whose sink current is 340mA. This feature is determined by a configuration word. When Normal IR is selected, IR carrier will be preset on I/O pin PB1 with sink current 60mA. When Large IR is selected, IR carrier will be preset on I/O pin PA3 with sink current 340mA.

The IR carrier will be generated after register bit IREN (IRCR[0]) is set to 1. Moreover, PB1 or PA3 will become output pin automatically. When IREN is clear to 0, PB1 or PA3 will become general I/O pin as it was configured.

The IR carrier frequency is selectable by register bit IRF57K (IRCR[1]). When IRF57K is 1, IR carrier frequency is 57KHz. When IRF57K is 0, IR carrier frequency is 38KHz. Because IR carrier frequency is derived from high frequency system oscillation F<sub>HOSC</sub>, it is necessary to specify what frequency is used as system oscillation when external crystal is used. Register bit IROSC358M (IRCR[7]) is used to provide CY8B62A this information. When IROSC358M is 1, frequency of external crystal is 3.58MHz and when IROSC358M is 0, frequency of external crystal is 455KHz. When internal high frequency oscillation is adopted, this register will be ignored

The active state (polarity) of IR carrier is selectable according to PB1 or PA3 output data. When register bit IRCSEL (IRCR[2]) is 1, IR carrier will be present on pin PB1 or PA3 when its output data is 0. When register bit IRCSEL (IRCR[2]) is 0, IR carrier will be present on pin PB1 or PA3 when its output data is 1. The polarity of IR carrier is shown in the following figure.



Figure 29 Polarity of IR Carrier vs. Output Data

# 3.12 Low Voltage Detector (LVD)

CY8B62A low voltage detector (LVD) built-in precise band-gap reference for accurately detecting  $V_{DD}$  level. If LVDEN(register PCON[5])=1 and  $V_{DD}$  voltage value falls below LVD voltage which is selected by LVDS[2:0] as table shown below, the LVD output will become low. If the LVD interrupt is enabled, the LVD interrupt flag will be high and if GIE=1 it will force the program to execute interrupt service routine. Moreover, LVD real-state output can be polled by register PCON1[6]. The following is LVD block diagram:



Figure 30 LVD block

# diagram The following table is LVD voltage select table.

| LVDS[2:0] | Voltage |
|-----------|---------|
| 000       | 2.0V    |
| 001       | 2.2V    |
| 010       | 2.4V    |
| 011       | 2.7V    |
| 100       | 3.0V    |
| 101       | 3.3V    |
| 110       | 3.6V    |
| 111       | 4.3V    |

Table 23 LVD voltage select

# 3.13 Voltage Comparator

CY8B62A provides 1 set of voltage comparator and internal reference voltage with various analog comparing mode. The comparator non-inverting and inverting input can share with GPIO. The internal reference voltage can only routed to inverting input of comparator.

CMPEN (register ANAEN[7]) is used to enable and disable comparator. When CMPEN=0(default), comparator is disabled. When CMPEN=1, the comparator is enabled. In halt mode the comparator is disabled automatically.

CY8B62A comparator has two operating mode, which is P2V mode and P2P mode. These two modes are determined by VS[3:0] (register CMPCR[3:0]). When VS[3:0]=0, the comparator is in P2P mode. When VS[3:0]=1~15, it is in P2V mode. The pads used in the comparator are set as analog pads in the configuration words "Comparator Input" Pin Select.

P2V mode has the function of comparing voltage between a designated analog pad and a designated reference. The structure of P2V mode is shown in the following figure:





In P2V mode, the inverting input of the comparator is determined by VS[3:0]. VS[3:0] is used to select one out of 15 reference voltages, which is 1/16  $V_{DD}$  to 15/16  $V_{DD}$  as the table shown below.

| VS[3:0] | Reference voltage     |  |  |
|---------|-----------------------|--|--|
| 0000    | P2P mode              |  |  |
| 0001    | 1/16 V <sub>DD</sub>  |  |  |
| 0010    | 2/16 V <sub>DD</sub>  |  |  |
| 0011    | 3/16 V <sub>DD</sub>  |  |  |
| 0100    | 4/16 V <sub>DD</sub>  |  |  |
| 0101    | 5/16 V <sub>DD</sub>  |  |  |
| 0110    | 6/16 V <sub>DD</sub>  |  |  |
| 0111    | 7/16 V <sub>DD</sub>  |  |  |
| 1000    | 8/16 V <sub>DD</sub>  |  |  |
| 1001    | 9/16 V <sub>DD</sub>  |  |  |
| 1010    | 10/16 V <sub>DD</sub> |  |  |
| 1011    | 11/16 V <sub>DD</sub> |  |  |
| 1100    | 12/16 V <sub>DD</sub> |  |  |
| 1101    | 13/16 V <sub>DD</sub> |  |  |
| 1110    | 14/16 V <sub>DD</sub> |  |  |
| 1111    | 15/16 Vdd             |  |  |

Table 24 P2V mode reference voltage select

In P2V mode, the non-inverting input of the comparator is determined by PS[3:0] (register CMPCR[7:4]). PS[3:0] select one out of 14 pads PA7~0 and PB5~0 as the non-inverting input of the comparator. The table is shown below.

| PS[3:0] | Selected Pad |  |  |
|---------|--------------|--|--|
| 0000    | PA0          |  |  |
| 0001    | PA1          |  |  |
| 0010    | PA2          |  |  |
| 0011    | PA3          |  |  |
| 0100    | PA4          |  |  |
| 0101    | PA5          |  |  |
| 0110    | PA6          |  |  |
| 0111    | PA7          |  |  |
| 1000    | PB0          |  |  |
| 1001    | PB1          |  |  |
| 1010    | PB2          |  |  |
| 1011    | PB3          |  |  |
| 1100    | PB4          |  |  |
| 1101    | PB5          |  |  |
| 1110    | -            |  |  |
| 1111    | -            |  |  |

Table 25 P2V mode pad select

The P2P mode has the function of comparing voltage between two analog pads. In this mode VS[3:0]=0, PS[3:0] select 2 out of 8 analog pads to be the non-inverting and inverting input of the comparator. The selection table is as the below.





| PS[3:0] | Non-inverting input | Inverting input |
|---------|---------------------|-----------------|
| 0000    | PA0                 | PA1             |
| 0001    | PA1                 | PA0             |
| 0010    | PA2                 | PA3             |
| 0011    | PA3                 | PA2             |
| 0100    | PA0                 | PB3             |
| 0101    | PA1                 | PB2             |
| 0110    | PA2                 | PB5             |
| 0111    | PA3                 | PB4             |
| 1000    | PB2                 | PA1             |
| 1001    | PB3                 | PA0             |
| 1010    | PB4                 | PA3             |
| 1011    | PB5                 | PA2             |
| 1100    | PB2                 | PB3             |
| 1101    | PB3                 | PB2             |
| 1110    | PB4                 | PB5             |
| 1111    | PB5                 | PB4             |

Table 26 P2P mode pads select

There are 3 ways to get the comparator output result: One is through interrupt mechanism, one is through register polling, another is through probing output pad.

To use comparator interrupt function, set CMPEN=1 and CMPIE=1, then read register OSCCR which will end the mismatch condition of comparator output and registered comparator output, then clear interrupt flag CMPIF. When comparator output change state, the CMPIF will be set to 1, thus entering interrupt service routine.

Comparator output can be polled by CMPOUT (register OSCCR[7]).

To probe comparator output at output pad, set CMPOE (register OSCCR[6]) to 1, then PB3 will be the realtime state of the comparator output. It is noted that when CMPOE=1, the PWM1 function will be disabled if it is enabled.

### 3.14 Analog-to-Digital Convertor (ADC)

CY8B62A provide 11+1 channel 12-bit SAR ADC to transfer analog signal into 12-bits digital data. The ADC high reference voltage is selectable. They can be external voltage from PA0, or internal generated voltage VDD, 4V, 3V or 2V. The Analog input is selected from analog signal input pin PA0~PA4, PB0~PB5 or from internal generated 1 / 4 \*VDD. The ADC clock ADCLK can be selected to be Fcpu/1, Fcpu/2, Fcpu/8 or Fcpu/16. The Sampling pulse width can be selected to be ADCLK\*1, ADCLK\*2, ADCLK\*4 or ADCLK\*8. Set

ADEN=1 before ADC take into operation. Then set START=1, the ADC will start to convert analog signal to digital. EOC=0

means ADC is in processing. EOC=1 indicate ADC is at end of conversion. If ADIE=1 and global interrupt is enabled, the ADC interrupt will issue after EOC low go high. The block diagram is as following figure.



Figure 33 ADC block diagram

#### 3.14.1 ADC reference voltage

ADC is built-in five high reference voltage source controlled by ADVREFH register. These high reference voltage source are one external voltage source (PA0) and four internal voltage source (VDD, 4V, 3V, 2V). When EVHENB bit is "1", ADC reference voltage is external voltage source from PA0. In this mode PA0 must input a voltage between VDD and 2V. If EVHENB bit is 0, ADC reference voltage is from internal voltage source selected by VHS[1:0]. If VHS[1:0] is "11", ADC reference voltage is VDD. If VHS[1:0] is "10", ADC reference voltage is 4V. If VHS[1:0] is "01", ADC reference voltage is 3V. If VHS[1:0] is "00", ADC reference voltage is 2V. The limitation of internal reference voltage application is VDD can't below each of internal voltage level, or the level is equal to VDD. ADC sampling voltage range is limited by high/low reference voltage internal VDD/4V/3V/2V and external reference voltage source from PA0 pin. The ADC reference voltage range limitation is (ADC high reference voltage – low reference voltage)  $\ge 2V$ . ADC low reference voltage is VSS=0V. So ADC high reference voltage range is 2V ~ VDD.

ADC analog input signal voltage must be from ADC low reference voltage to ADC high reference voltage. If the ADC analog input signal voltage is over this range, The ADC converting result is unexpected (full scale or zero).

| EVHENB | VHS[1:0] | Reference voltage |
|--------|----------|-------------------|
| 1      | хх       | PA0               |
| 0      | 11       | VDD               |
| 0      | 1 0      | 4V                |
| 0      | 0 1      | 3V                |
| 0      | 0 0      | 2V                |

Table 27 ADC reference voltage select

## 3.14.2 ADC analog input channel

ADC use CHS[3:0] and GCHS to select analog input source. GCHS is global channel select. Namely, GCHS must be 1 before any analog input source can be selected and converted.

| GCHS | CHS[3:0] | ADC analog input source |  |
|------|----------|-------------------------|--|
| 0    | xxxx     | Х                       |  |
| 1    | 0000     | PA0                     |  |
| 1    | 0001     | PA1                     |  |
| 1    | 0010     | PA2                     |  |
| 1    | 0011     | PA3                     |  |
| 1    | 0100     | PA4                     |  |
| 1    | 0101     | PB0                     |  |
| 1    | 0110     | PB1                     |  |
| 1    | 0111     | PB2                     |  |
| 1    | 1000     | PB3                     |  |
| 1    | 1001     | PB4                     |  |
| 1    | 1010     | PB5                     |  |
| 1    | 1011     | 1 / 4 * VDD             |  |
| 1    | 11xx     | N.C.                    |  |

Table 28 ADC analog input source select

ADC input pins are shared with digital I/O pins. Connect an analog signal to these pin may cause extra current leakage in I/O pins. In the power down mode, the above leakage current will be a big problem. PACON[0:4] are PA[0:4] configuration register, PACON[5:7] are PB[0:2] configuration register and ADCR[4:6] are PB[3:5] configuration register to solve above problem. Write "1" to PACON and ADCR[4:6] will configure related PA/PB pin as pure analog input pin to avoid current leakage, and it can't be use as normal I/O.

Except setting the PACON and ADCR[4:6] register, the selected analog input pin must be set as input mode and the internal pull-high / pull-down must be disabled, otherwise the analog input level may be affected.

## 3.14.3 ADC clock (ADCLK), sampling clock (SHCLK) and bit number

Conversion speed and conversion accuracy are affected by the selection of the ADC clock (ADCLK), sampling pulse width (SHCLK) and conversion bit number. ADCLK is the base clock of ADC. During the operation of SAR ADC, bit operation is synchronized with ADCLK. SHCLK is the duration of analog signal sampling time, larger SHCLK will restore original analog signal level more closely but it will slow down the ADC conversion speed. Vise versa. The ADC can select different conversion bit number which is depended on ADCR[1:0] register bits. There are 2 bit number to select, which is 12-bit, 10-bit and 8-bit. Less conversion bit number will speed up the ADC conversion rate but the effective ADC bit is less. More conversion bit number will slow down the conversion rate but the accuracy is more.

The ADC clock is derived from Fcpu and is selectable from ADCK[1:0].

| ADCK[1:0] | ADC clock |  |  |
|-----------|-----------|--|--|
| 0 0       | Fcpu/16   |  |  |
| 0 1       | Fcpu/8    |  |  |
| 10        | Fcpu/1    |  |  |
| 11        | Fcpu/2    |  |  |

Table 29 ADC clock select

The Sampling clock width is derived from ADCLK and is selectable from SHCK[1:0].

| SHCK[1:0] | Sampling clock |  |  |
|-----------|----------------|--|--|
| 0 0       | 1 ADCLK        |  |  |
| 0 1       | 2 ADCLK        |  |  |
| 10        | 4 ADCLK        |  |  |
| 11        | 8 ADCLK        |  |  |

Table 30 ADC sampling clock

select ADC bit number select is from

| ADCR[1:0] | [1:0] Conversion bit number |  |
|-----------|-----------------------------|--|
| 0 0       | 8-bit                       |  |
| 0 1       | 10-bit                      |  |
| 1 x       | 12-bit                      |  |

Table 31 conversion bit number select

The ADC converting time is from START(Start to ADC convert) to EOC=1 (End of ADC convert). The duration is depending on ADC resolution and ADC clock rate and sampling clock width.

#### ADC conversion time ≈ sampling clock width + (ADC bit number + 2) \* ADCLK width.

The following table is some example conversion time and conversion rate of ADC.

|         |           | Conversion | Fcpu=2MHz           |       | Fcpu=250K |        |         |
|---------|-----------|------------|---------------------|-------|-----------|--------|---------|
| Bit No. | ADC clock | SHCLK      | Time<br>(ADCLK No.) | Time  | Rate      | Time   | Rate    |
| 12      | Fcpu/16   | 8 ADCLK    | 22                  | 176us | 5.68kHz   | 1408us | 710Hz   |
| 12      | Fcpu/1    | 1 ADCLK    | 15                  | 7.5us | 133.3kHz  | 60us   | 16.7kHz |
| 10      | Fcpu/1    | 1 ADCLK    | 13                  | 6.5us | 153.8kHz  | 52us   | 19.2kHz |
| 8       | Fcpu/1    | 1 ADCLK    | 11                  | 5.5us | 181.8kHz  | 44us   | 22.7kHz |

Table 32ADC Conversion time

## 3.14.4 ADC operation

Set ADC clock (ADCLK), sampling clock width (SHCLK), conversion bit number (ADCR), ADC high reference voltage (ADVREFH), select input channel and PACON related bit. Then set ADEN=1.

After setting ADEN=1, it must wait at least 256us (ADC internal bias stable time) before ADC can operate. Write START to 1 to start an ADC conversion session. During ADC is in processing EOC=0. Polling EOC=1 or wait for ADC interrupt at the end of ADC conversion.

## 3.15 Watch-Dog Timer (WDT)

There is an on-chip free-running oscillator in CY8B62A which is used by WDT. As this oscillator is independent of other oscillation circuits, WDT may still keep working during Standby mode and Halt mode.

WDT can be enabled or disabled by a configuration word. When WDT is enabled by configuration word, its operation still can be controlled by register bit WDTEN (PCON[7]) during program execution. Moreover, the mechanism after WDT time-out can reset CY8B62A or issue an interrupt request which is determined by another configuration word. At the same time, register bit /TO (STATUS[4]) will be clear to 0 after WDT time-out.

The baseline of WDT time-out period can be 3.5 ms, 15 ms, 60 ms or 250 ms which is determined by two configuration words. The time-out period can be lengthened if Prescaler0 is assigned to WDT. Prescaler0 will be assigned to WDT by writing 1 to register bit PS0WDT. The dividing rate of Prescaler0 for WDT is determined by register bits PS0SEL[2:0] and depends on WDT time-out mechanism. The dividing rate is from 1:1 to 1:128 if WDT time-out will reset CY8B62A and dividing rate is from 1:2 to 1:256 if WDT time-out will interrupt CY8B62A.

When Prescaler0 is assigned to WDT, the execution of instruction CLRWDT will clear WDT, Prescaler0 and set /TO flag to 1.

If user selects interrupt for WDT time-out mechanism, register bit WDTIF (INTF[6]) will set to 1 after WDT is expired. It may generate an interrupt request if register bit WDTIE (INTE[6]) and GIE both set to 1. WDTIF will not be clear until firmware writes 0 to WDTIF.

#### 3.16 Interrupt

CY8B62A provides two kinds of interrupt: one is software interrupt and the other is hardware interrupt. Software interrupt is caused by execution of instruction INT. There are 11 hardware interrupts:

Timer0 overflow interrupt. Timer1 underflow interrupt. Timer2 underflow interrupt. Timer3 underflow interrupt. WDT timeout interrupt. PA/PB input change interrupt. External 0 interrupt. External 1 interrupt LVD interrupt. Comparator output status change interrupt. ADC end-of-convert interrupt.

GIE is global interrupt enable flag. It has to be 1 to enable hardware interrupt functions. GIE can be set by ENI instruction and clear to 0 by DISI instruction.

After instruction INT is executed, no matter GIE is set or clear, the next instruction will be fetched from address 0x001. At the same time, GIE will be clear to 0 by CY8B62A automatically. This will prevent nested interrupt from happening. The last instruction of interrupt service routine of software interrupt has to be RETIE. Execution of this instruction will set GIE to 1 and return to original execution sequence.

While any of hardware interrupts is occurred, the corresponding bit of interrupt flag will be set to 1. This bit will not be clear until firmware writes 0 to this bit. Therefore user can obtain information of which event causes hardware interrupt by polling the corresponding bit of interrupt flag. Note that only when the corresponding interrupt enable bit is set to 1, will the corresponding interrupt flag be read. And if the corresponding interrupt enable bit is set to 1 and GIE is also 1, hardware interrupt will occur and next instruction will be fetched from 0x008. At the same time, the register bit GIE will be clear by CY8B62A automatically. If user wants to implement nested interrupt, instruction ENI can be used as the first instruction of interrupt service routine which will set GIE to 1 again and allow other interrupt events to interrupt CY8B62A again. Instruction RETIE has to be the last instruction of interrupt service routine which will set GIE to 1 and return to original execution sequence.

It should be noted that ENI instruction cannot be placed right before RETIE instruction because ENI instruction in interrupt service routine will trigger nested interrupt, but RETIE will clear internal interrupt processing after jump out of ISR, so it is possible for interrupt flag to be falsely cleared.

### 3.16.1 Timer0 Overflow Interrupt

Timer0 overflow (from 0x00 to 0xFF) will set register bit T0IF. This interrupt request will be serviced if T0IE and GIE are set to 1.

### 3.16.2 Timer1 Underflow Interrupt

Timer1 underflow (from 0x3FF to 0x00) will set register bit T1IF. This interrupt request will be serviced if T1IE and GIE are set to 1.

### 3.16.3 Timer2 Underflow Interrupt

Timer2 underflow (from 0x3FF to 0x00) will set register bit T2IF. This interrupt request will be serviced if T2IE and GIE are set to 1.

## 3.16.4 Timer3 Underflow Interrupt

Timer3 underflow (from 0x3FF to 0x00) will set register bit T3IF. This interrupt request will be serviced if T3IE and GIE are set to 1.

## 3.16.5 WDT Timeout Interrupt

When WDT is timeout and the configuration word selects WDT timeout will generate interrupt request, it will set register bit WDTIF. This interrupt request will be serviced if WDTIE and GIE are set to 1.

## 3.16.6 PA/PB Input Change Interrupt

When PAx,  $0 \le x \le 7$ , PBy,  $0 \le y \le 5$  is configured as input pin and corresponding register bit WUPAx, WUPBx is set to 1, a level change on these selected I/O pin(s) will set register bit PABIF. This interrupt request will be serviced if PABIE and GIE are set to 1. Note when PB0 or PB1 is both set as level change interrupt and external interrupt, the external interrupt enable EIS0 or EIS1=1 will disable PB0 or PB1 level change operation.

### 3.16.7 External 0 Interrupt

According to the configuration of EIS0=1 and INTEDG, the selected active edge on I/O pin PB0 will set register bit INT0IF and this interrupt request will be served if INT0IE and GIE are set to 1.

## 3.16.8 External 1 Interrupt

According to the configuration of EIS1=1 and INTEDG, the selected active edge on I/O pin PB1 will set register bit INT1IF and this interrupt request will be served if INT1IE and GIE are set to 1.

## 3.16.9 LVD Interrupt

When  $V_{DD}$  level falls below LVD voltage, LVD flag will go from high to low, and set the register bit LVDIF=1. This interrupt request will be serviced if LVDIE and GIE are set to 1.

### 3.16.10 Comparator Output Status Change Interrupt

The comparator interrupt is triggered whenever a change occurs on the comparator output status. This interrupt request will be serviced if CMPIE and GIE are set to 1. Note that before the comparator interrupt could happen, reading register OSCCR is needed to clear the previous comparator output status difference.

### 3.16.11 ADC end of conversion Interrupt

The ADC interrupt is triggered whenever an ADC end-of-convert signal is issued. This interrupt request will be serviced if ADIE and GIE are set to 1.

### 3.17 Oscillation Configuration

Because CY8B62A is a dual-clock IC, there are high oscillation ( $F_{HOSC}$ ) and low oscillation ( $F_{LOSC}$ ) that can be selected as system oscillation ( $F_{OSC}$ ). The oscillators which could be used as  $F_{HOSC}$  are internal high RC oscillator (I\_HRC), external high crystal oscillator (E\_HXT) and external crystal oscillator (E\_XT). The oscillators which could be used as  $F_{LOSC}$  are internal low RC oscillator (I\_LRC) and external low crystal oscillator (E\_LXT).

(2) F<sub>HOSC</sub> will be disabled automatically at Halt mode



Figure 34 Oscillation Configuration of CY8B62A

There are two configuration words to determine which oscillator will be used as  $F_{HOSC}$ . When I\_HRC is selected as  $F_{HOSC}$ , I\_HRC output frequency is determined by three configuration words and it can be 1M, 2M,

<sup>(1)</sup> STPHOSC(OSCCR[1]) =1 will stop F<sub>Hosc</sub>.

4M, 8M, 16M, 13.6MHz, 14.4MHz, 19.2MHz, 20.8MHz. Moreover, external crystal oscillator pads PA6 and PA7 can be

used as I/O pins. On the other hand, PA7 can be the output pin of instruction clock according to a configuration word's setting. If F<sub>HOSC</sub> required external crystal whose frequency ranges from 8MHz to 20MHz, E\_HXT is recommended. If F<sub>HOSC</sub> required external crystal whose frequency ranges from 455KHz to 6MHz, E\_XT is recommended. When E\_HXT or E\_XT is adopted, PA6/PA7 cannot be used as I/O pins. They must be used as crystal output pin and input pin. PA7 is crystal output pin (Xout) and PA6 is crystal input pin (Xin).

There is one configuration word to determine which oscillator will be used as  $F_{LOSC}$ . When I\_LRC is selected, its frequency is centered on 32768Hz. If  $F_{LOSC}$  required external crystal, E\_LXT is selected and only 32768Hz crystal is allowed. When E\_LXT is adopted, PA6/PA7 cannot be used as I/O pins. They must be used as crystal output pin and input pin. PA7 is crystal output pin (Xout) and PA6 is crystal input pin (Xin). The dual-clock combinations of  $F_{HOSC}$  and  $F_{LOSC}$  are listed below.

| No. | F <sub>HOSC</sub> | FLOSC |
|-----|-------------------|-------|
| 1   | I_HRC             | I_LRC |
| 2   | E_HXT or E_XT     | I_LRC |
| 3   | I_HRC             | E_LXT |

Table 33 Dual-clock combinations

When E\_HXT, E\_XT or E\_LXT is used as one of oscillations, the crystal or resonator is connected to Xin and Xout to provide oscillation. Moreover, a resistor and two capacitors are recommended to connect as following figure in order to provide reliable oscillation, refer to the specification of crystal or resonator to adopt appropriate C1 or C2 value. The recommended value of C1 and C2 are listed in the table below.

| Oscillation Mode | Crystal Frequency (Hz) | C1, C2 (pF) |  |
|------------------|------------------------|-------------|--|
|                  | 16M                    | 5 ~ 10      |  |
| E_HXT            | 10M                    | 5 ~ 30      |  |
|                  | 8M                     | 5 ~ 20      |  |
|                  | 4M                     | 5 ~ 30      |  |
| E_XT             | 1M                     | 5 ~ 30      |  |
|                  | 455K                   | 10 ~ 100    |  |
| E_LXT            | 32768                  | 10 ~ 30     |  |

Table 34 Recommended C1 and C2 Value for Different Kinds of Crystal

Oscillation For 20MHZ resonator in 2 clock CPU cycle mode, an 18pF C2

capacitor is a must.

To get precise and stable 32.768k frequency, choosing the right C1 and C2 value is important. You need to match the C1 / C2 capacitance to the specific crystal you chose. Every crystal datasheet lists something called the Load Capacitance (CL), C1 and C2 value is chosen with the following formula:

C1=C2=2\*CL

For example, for crystal CL=12.5P, C1=C2=25pF is recommended. The accuracy of I\_HRC is  $\pm$ 1% at 25 °C commercial conditions.



Figure 35 Connection for External Crystal Oscillation

Either  $F_{HOSC}$  or  $F_{LOSC}$  can be selected as system oscillation  $F_{OSC}$  according to the value of register bit SELHOSC (OSCCR[0]). When SELHOSC is 1,  $F_{HOSC}$  is selected as  $F_{OSC}$ . When SELHOSC is 0,  $F_{LOSC}$  is selected as  $F_{OSC}$ . Once  $F_{OSC}$  is determined, the instruction clock  $F_{INST}$  can be  $F_{OSC}/2$  or  $F_{OSC}/4$  according to value of a configuration word.

### 3.18 Operating Mode

CY8B62A provides four kinds of operating mode to tailor all kinds of application and save power consumptions. These operating modes are Normal mode, Slow mode, Standby mode and Halt mode. Normal mode is designated for high-speed operating mode. Slow mode is designated for low-speed mode in order to save power consumption. At Standby mode, CY8B62A will stop almost all operations except Timer0/Timer1/Timer2/ Timer3/WDT in order to wake-up periodically. At Halt mode, CY8B62A will sleep until external event or WDT trigger IC to wake-up. The block diagram of four operating modes is described in the following figure.





### 3.18.1 Normal Mode

After any Reset Event is occurred and Reset Process is completed, CY8B62A will begin to execute program under Normal mode or Slow mode. Which mode is selected after Reset Process is determined by the Startup Clock configuration word. If Startup Clock=fast, CY8B62A will enter Normal mode, if Startup Clock=Slow, CY8B62A will enter Slow mode. At Normal mode, F<sub>HOSC</sub> is selected as system oscillation in order to provide highest performance and its power consumption will be the largest among four operating modes. After power on or any reset trigger is released, CY8B62A will enter Normal mode after reset process is completed.

Instruction execution is based on  $F_{HOSC}$  and all peripheral modules may be active according to corresponding module enable bit.

The  $F_{\text{LOSC}}$  is still active and running.

IC can switch to Slow mode by writing 0 to register bit SELHOSC (OSCCR[0]).

IC can switch to Standby mode or Halt mode by programming register bits OPMD[1:0] (OSCCR[3:2]). For real time clock applications, the CY8B62A can run in normal mode, at the same time the low-frequency clock Low Oscillator Frequency connects to Timer0 clock. This is made possible by setting LCKTM0 to 1 and corresponding configuration word Timer0 source setting to 1.

#### 3.18.2 Slow Mode

CY8B62A will enter Slow mode by writing 0 to register bit SELHOSC. At Slow mode,  $F_{LOSC}$  is selected as system oscillation in order to save power consumption but still keep IC running. However,  $F_{HOSC}$  will not be disabled automatically by CY8B62A. Therefore user can write 1 to register bit STPHOSC (OSCCR[1]) in slow mode to reduce power consumption further. But it is noted that it is forbidden to enter slow mode and stop  $F_{HOSC}$  at the same time, one must enter slow mode first, then disable  $F_{HOSC}$ , or the program may hang on.

Instruction execution is based on  $F_{LOSC}$  and all peripheral modules may be active according to corresponding module enable bit.

F<sub>HOSC</sub> can be disabled by writing 1 to register bit STPHOSC.

IC can switch to Standby mode or Halt mode by programming register bits OPMD[1:0].

IC can switch to Normal mode by writing 1 to SELHOSC.

### 3.18.3 Standby Mode

CY8B62A will enter Standby mode by writing 10b to register bits OPMD[1:0]. At Standby mode, however,  $F_{HOSC}$  will not be disabled automatically by CY8B62A and user has to enter slow mode and write 1 to register bit STPHOSC in order to stop  $F_{HOSC}$  oscillation. Most of CY8B62A peripheral modules are disabled but Timer can be still active if register bit T0EN/T1EN/T2EN/T3EN is set to 1. Therefore CY8B62A can wake-up after Timer0/Timer1/Timer2/Timer3 is expired. The expiration period is determined by the

register TMR0/TMR1[9:0]/TMR2[9:0]/TMR3[9:0], F<sub>INST</sub> and other configurations for Timer0/Timer1/Timer2/Timer3.

Instruction execution is stop and some peripheral modules may be active according to corresponding module enable bit.

F<sub>HOSC</sub> can be disabled by writing 1 to register bit STPHOSC.

The FLOSC is still active and running.

IC can wake-up from Standby mode if any of (a) Timer0/Timer1/Timer2/Timer3 (overflow/underflow) interrupt, (b) WDT timeout interrupt, (c) PA/PB input change interrupt, (d) INT0/1 external interrupt is happened, (e) LVD Interrupt, (f) Comparator output status change interrupt or (g) ADC end of conversion Interrupt.

After wake-up from Standby mode, IC will return to Normal mode if SELHOSC=1, IC will return to Slow mode if SELHOSC=0.

It is not recommended to change oscillator mode (normal to slow / slow to normal) and enter standby mode at the same time.

### 3.18.4 Halt Mode

CY8B62A will enter Halt mode by executing instruction SLEEP or writing 01b to register bits OPMD[1:0]. After entering Halt mode, register bit /PD (STATUS[3]) will be clear to 0, register bit /TO (STATUS[4]) will be set to 1 and WDT will be clear but keep running.

At Halt mode, all of peripheral modules are disabled, instruction execution is stop and CY8B62A can only wake-up by some specific events. Therefore, Halt mode is the most power saving mode provided by CY8B62A.

Instruction execution is stop and all peripheral modules are disabled.

 $F_{\text{HOSC}}$  and  $F_{\text{LOSC}}$  are both disabled automatically.

IC can wake-up from Halt mode if any of (a) WDT timeout interrupt, (b) PA/PB input change interrupt or (c) INT0/1 or external interrupt is happened.

After wake-up from Halt mode, IC will return to Normal mode if SELHOSC=1, IC will return to Slow mode if SELHOSC=0.

### Note: Users can change STPHOSC and enter Halt mode in the same instruction.

It is not recommended to change oscillator mode (normal to slow or slow to normal) and enter halt mode at the same time.

### 3.18.5 Wake-up Stable Time

The wake-up stable time of Halt mode is determined by Configuration word: High Oscillator Frequency or Low Oscillator Frequency. If one of E\_HXT, E\_XT and E\_LXT is selected, the wake-up period would be 512\*Fosc. And if no XT mode are selected, 16\*Fosc would be set as wake up period. On the other hand,

there is no need of wake-up stable time for Standby mode because either  $F_{HOSC}$  or  $F_{LOSC}$  is still running at Standby mode.

Before CY8B62A enter Standby mode or Halt mode, user may execute instruction ENI. At this condition, CY8B62A will branch to address 0x008 in order to execute interrupt service routine after wake-up. If instruction DISI is executed before entering Standby mode or Halt mode, the next instruction will be executed after wake-up.

### 3.18.6 Summary of Operating Mode

The summary of four operating modes is described in the following table.

| Mode                  | Normal              | Slow                | Standby                                                                                                                                                                                     | Halt                                                 |
|-----------------------|---------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|
| F <sub>HOSC</sub>     | Enabled             | STPHOSC             | STPHOSC                                                                                                                                                                                     | Disabled                                             |
| FLOSC                 | Enabled             | Enabled             | Enabled                                                                                                                                                                                     | Disabled                                             |
| Instruction Execution | Executing           | Executing           | Stop                                                                                                                                                                                        | Stop                                                 |
| Timer0/1/2/3          | TxEN                | TxEN                | TxEN                                                                                                                                                                                        | Disabled                                             |
| WDT                   | Option and<br>WDTEN | Option and<br>WDTEN | Option and WDTEN                                                                                                                                                                            | Option and WDTEN                                     |
| Other Modules         | Module enable bit   | Module enable bit   | Module enable bit                                                                                                                                                                           | All disabled                                         |
| Wake-up Source        | -                   | -                   | <ul> <li>Timer0/1/2/3 overflow</li> <li>WDT timeout</li> <li>PA/PB input change</li> <li>INT0/1</li> <li>LVD interrupt</li> <li>Comparator interrupt</li> <li>ADC end-of-convert</li> </ul> | - WDT timeout<br>- PA/PB input<br>change<br>- INT0/1 |

Table 35 Summary of Operating Modes

### 3.19 Reset Process

CY8B62A will enter Reset State and start Reset Process when one of following Reset Event is occurred:

Power-On Reset (POR) is occurred when  $V_{DD}$  rising is detected.

Low-Voltage Reset (LVR) is occurred when operating  $V_{\text{DD}}$  is below pre-defined voltage.

Pin RSTb is low state.

WDT timeout reset.

Moreover, value of all registers will be initialized to their initial value or unchanged if its initial value is unknown. The status bits /TO and /PD could be initialized according to which event causes reset. The /TO and /PD value and its associated event is summarized in the table below.

| Event                         | /TO       | /PD       |
|-------------------------------|-----------|-----------|
| POR, LVR                      | 1         | 1         |
| RSTb reset from non-Halt mode | unchanged | unchanged |
| RSTb reset from Halt mode     | 1         | 1         |
| WDT reset from non-Halt mode  | 0         | 1         |
| WDT reset from Halt mode      | 0         | 0         |
| SLEEP executed                | 1         | 0         |
| CLRWDT executed               | 1         | 1         |

Table 36 Summary of /TO & /PD Value and its Associated Event

After Reset Event is released, CY8B62A will start Reset Process. It will wait certain amount of period for oscillation stable no matter what kind of oscillator is adopted. This period is called power-up reset time and is determined by three-bit configuration words which can be 140us, 4.5ms, 18ms, 72ms or 288ms. After power-up reset time, CY8B62A will wait for further oscillator start-up time (OST) before it starts to execute program. OST=1 clock cycle of Fosc if the previous power-up time is 140us, OST=16 clock cycles of Fosc if the previous power-up time is 4.5ms, 18ms, 72ms or 288ms.



Figure 37 Block diagram of on-chip reset circuit

For slow  $V_{DD}$  power-up, it is recommended to use RSTb reset, as the following figure.

It is recommended the R value should be not greater than  $40 K\Omega$ .

The R1 value=100 $\Omega$  to 1K $\Omega$  will prevent high current, ESD or Electrical overstress flowing into reset pin. The diode helps discharge quickly when power down.



Figure 38 Block Diagram of Reset Application

## 4. Instruction Set

| Inst.                   | C   | P     | Operation                    | Cyc.   | Flag |
|-------------------------|-----|-------|------------------------------|--------|------|
|                         | 1   | 2     | oporation                    | 0,01   |      |
| Arithmetic Instructions |     |       |                              |        |      |
| ANDAR                   | R   | d     | dest = ACC & R               | 1      | Z    |
| IORAR                   | R   | d     | dest = ACC   R               | 1      | Z    |
| XORAR                   | R   | d     | dest = ACC $\oplus$ R        | 1      | Z    |
| ANDIA                   | i   |       | ACC = ACC & i                | 1      | Z    |
| IORIA                   | i   |       | ACC = ACC   i                | 1      | Z    |
| XORIA                   | i   |       | ACC = ACC $\oplus$ i         | 1      | Z    |
| RRR                     | R   | d     | Rotate right R               | 1      | С    |
| RLR                     | R   | d     | Rotate left R                | 1      | С    |
| BSR                     | R   | bit   | Set bit in R                 | 1      | -    |
| BCR                     | R   | bit   | Clear bit in R               | 1      | -    |
| INCR                    | R   | d     | Increase R                   | 1      | Z    |
| DECR                    | R   | d     | Decrease R                   | 1      | Z    |
| COMR                    | R   | d     | dest = ~R                    | 1      | Z    |
| Conditio                | nal | Inst  | ructions                     |        |      |
| BTRSC                   | R   | bit   | Test bit in R, skip if clear | 1 or 2 | -    |
| BTRSS                   | R   | bit   | Test bit in R, skip if set   | 1 or 2 | -    |
| INCRSZ                  | R   | d     | Increase R, skip if 0        | 1 or 2 | -    |
| DECRS<br>Z              | R   | d     | Decrease R, skip if 0        | 1 or 2 | -    |
| Data Tra                | nsf | er In | structions                   |        |      |
| MOVAR                   | R   |       | Move ACC to R                | 1      | -    |
| MOVR                    | R   | d     | Move R                       | 1      | Z    |
| MOVIA                   | i   |       | Move immediate to ACC        | 1      | -    |
| SWAPR                   | R   | d     | Swap halves R                | 1      | -    |
| IOST                    | F   |       | Load ACC to F-page SFR       | 1      | -    |
| IOSTR                   | F   |       | Move F-page SFR to ACC       | 1      | -    |
| SFUN                    | S   |       | Load ACC to S-page SFR       | 1      | -    |
| SFUNR                   | S   |       | Move S-page SFR to ACC       | 1      | -    |
| T0MD                    |     |       | Load ACC to T0MD             | 1      | -    |
| T0MDR                   |     |       | Move T0MD to ACC             | 1      | -    |
| TABLEA                  |     |       | Read ROM                     | 2      |      |

CY8B62A provides 55 powerful instructions for all kinds of applications.

## 4. Instruction Set

| Inst.<br>Arithmetic<br>ADDAR<br>SUBAR | 1<br>c In | 2<br>str | Operation                                  | Cyc. | Flag     |
|---------------------------------------|-----------|----------|--------------------------------------------|------|----------|
| ADDAR                                 | c In      | str      |                                            |      |          |
|                                       |           |          | uctions                                    |      |          |
| SUBAR                                 | R         | d        | dest = R + ACC                             | 1    | Z, DC, C |
|                                       | R         | d        | dest = R + (~ACC)                          | 1    | Z, DC, C |
| ADCAR                                 | R         | d        | dest = R + ACC + C                         | 1    | Z, DC, C |
| SBCAR                                 | R         | d        | dest = R + (~ACC) + C                      | 1    | Z, DC, C |
| ADDIA                                 | i         |          | ACC = i + ACC                              | 1    | Z, DC, C |
| SUBIA                                 | i         |          | ACC = i + (~ACC)                           | 1    | Z, DC, C |
| ADCIA                                 | i         |          | ACC = i + ACC + C                          | 1    | Z, DC, C |
| SBCIA                                 | i         |          | $ACC = i + (\sim ACC) + C$                 | 1    | Z, DC, C |
| DAA                                   |           |          | Decimal adjust for ACC                     | 1    | С        |
| CMPAR                                 | R         |          | Compare R with ACC                         | 1    | Z, C     |
| CLRA                                  |           |          | Clear ACC                                  | 1    | Z        |
| CLRR                                  |           |          | Clear R                                    | 1    | Z        |
| Other Inst                            | truc      | ctio     | ns                                         |      |          |
| NOP                                   |           |          | No operation                               | 1    | -        |
| SLEEP                                 |           |          | Go into Halt mode                          | 1    | /TO, /PD |
| CLRWDT                                |           |          | Clear Watch-Dog Timer                      | 1    | /TO, /PD |
| ENI                                   |           |          | Enable interrupt                           | 1    | -        |
| DISI                                  |           |          | Disable interrupt                          | 1    | -        |
| INT                                   |           |          | Software Interrupt                         | 3    | -        |
| RET                                   |           |          | Return from subroutine                     | 2    | -        |
| RETIE                                 |           |          | Return from interrupt and enable interrupt | 2    | -        |
| RETIA                                 | i         | i        | Return, place immediate in<br>ACC          | 2    | -        |
| CALLA                                 |           |          | Call subroutine by ACC                     | 2    | -        |
| GOTOA                                 |           |          | unconditional branch by ACC                | 2    | -        |
| LCALL                                 | a         | dr       | Call subroutine                            | 2    | -        |
| LGOTO                                 | a         | dr       | unconditional branch                       | 2    | -        |

CY8B62A provides 55 powerful instructions for all kinds of applications.

Table 37 Instruction Set

ACC: Accumulator.

adr: immediate address.

bit: bit address within an 8-bit register R.

C: Carry/Borrow bit

C=1, carry is occurred for addition instruction or borrow is **NOT** occurred for subtraction instruction. C=0, carry is not occurred for addition instruction or borrow **IS** occurred for subtraction instruction.

d: Destination

If d is "0", the result is stored in the ACC.

If d is "1", the result is stored back in

register R. DC: Digital carry flag.

dest: Destination.

F: F-page SFR, F is 0x5

~ 0xF. i: 8-bit immediate

data.

PC: Program Counter.

PCHBUF: High Byte Buffer of Program Counter.

### /PD: Power down flag bit

/PD=1, after power-up or after instruction CLRWDT is executed.

/PD=0, after instruction SLEEP is executed.

Prescaler: Prescaler0

dividing rate. R: R-page

SFR, R is 0x0 ~0x1F.

S: S-page SFR, S is  $0x0 \sim 0x15$ .

T0MD: T0MD register.

TBHP: The high-Byte at target address in ROM.

TBHD: Store the high-Byte data at target address in ROM.

/TO: Time overflow flag bit

/TO=1, after power-up or after instruction CLRWDT or SLEEP is executed.

/TO=0, WDT timeout is occurred.

WDT: Watchdog Timer

Counter. Z: Zero flag

| ADCAR            | Add ACC and R with Carry                                                              | ADDAR                         | Add ACC and R                                                                                                                          |
|------------------|---------------------------------------------------------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | ADCAR R, d                                                                            | Syntax:                       | ADDAR R, d                                                                                                                             |
| Operand:         | $0 \le R \le 127$<br>d = 0, 1.                                                        | Operand:                      | 0 ≤  R<br>≤ 127 d                                                                                                                      |
| Operation:       | $R + ACC + C \rightarrow dest$                                                        |                               | = 0, 1.                                                                                                                                |
| Status affected: | Z, DC, C                                                                              | Operation:                    | ACC + R                                                                                                                                |
| Description:     | Add the contents of ACC and                                                           | $\rightarrow$ dest Status aff | fected:                                                                                                                                |
| Description.     | register R with Carry. If d is 0, the                                                 |                               | Z, DC, C                                                                                                                               |
|                  | result is stored in ACC. If d is 1, the result is stored back to R.                   | Description:                  | Add the contents of ACC and R. If d is 0, the result is stored                                                                         |
| Cycle            | 1                                                                                     |                               | in ACC. If d is 1, the result<br>is stored back to R.                                                                                  |
| Example:         | ADCAR R, d                                                                            |                               |                                                                                                                                        |
|                  | before executing instruction:                                                         | Cycle:                        | 1                                                                                                                                      |
|                  | ACC=0x12, R=0x34, C=1, d=1,<br>after executing instruction:<br>R=0x47, ACC=0x12, C=0. | Example:                      | ADDAR R, d<br>before executing<br>instruction: ACC=0x12,<br>R=0x34,C=1, d=1,<br>after executing instruction:<br>R=0x46, ACC=0x12, C=0. |

| ADCIA            | Add ACC and Immediate with<br>Carry                                                                       | ADDIA                              | Add ACC and Immediate                                                                                                |
|------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Syntax:          | ADCIA i                                                                                                   | Syntax:                            | ADDIA i                                                                                                              |
| Operand:         | 0 ≤ i < 255                                                                                               | Operand:                           | $0 \leq i < 255$                                                                                                     |
| Operation:       | $ACC + i + C \rightarrow ACC$                                                                             | Operation:                         | ACC + i                                                                                                              |
| Status affected: | Z, DC, C                                                                                                  | $\rightarrow$ ACC Status affected: |                                                                                                                      |
| Description:     | Add the contents of ACC and the                                                                           |                                    | Z, DC, C                                                                                                             |
|                  | 8-bit immediate data i with Carry.<br>The result is placed in ACC.                                        | Description:                       | Add the contents of ACC with the 8-bit immediate data i. The                                                         |
| Cycle:           | 1                                                                                                         |                                    | result is placed in ACC.                                                                                             |
| Example:         | ADCIA i                                                                                                   | Cycle:                             | 1                                                                                                                    |
|                  | before executing instruction:<br>ACC=0x12, i=0x34, C=1,<br>after executing instruction:<br>ACC=0x47, C=0. | Example:                           | ADDIA i<br>before executing instruction:<br>ACC=0x12, i=0x34, C=1,<br>after executing instruction:<br>ACC=0x46, C=0. |

-

| ANDAR              | AND ACC and R                                                                                                                        | BCR                                            | Clear Bit in R                                                                                           |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------|
| Syntax:            | ANDAR R, d                                                                                                                           | Syntax:                                        | BCR R, bit                                                                                               |
| Operand:           | $0 \le R \le 127$<br>d = 0, 1.                                                                                                       | Operand:                                       | $0 \le R \le 127$ $0 \le bit \le 7$                                                                      |
| Operation:         | ACC & R →dest                                                                                                                        | Operation:                                     | 0                                                                                                        |
| Status affected:   | Z                                                                                                                                    | $\rightarrow$ R[bit] Status                    |                                                                                                          |
| Description:       | The content of ACC is AND'ed with<br>R. If d is 0, the result is stored in<br>ACC. If d is 1, the result is stored<br>back to R.     | affected:<br>Description:<br>position in R. Cy | <br>Clear the bit <sup>th</sup><br>cle: 1                                                                |
| Cycle:<br>Example: | 1<br>ANDAR R, d<br>before executing instruction:<br>ACC=0x5A, R=0xAF, d=1.<br>after executing instruction:<br>R=0x0A, ACC=0x5A, Z=0. | Example:                                       | BCR R, B2<br>before executing instruction:<br>R=0x5A, B2=0x3,<br>after executing<br>instruction: R=0x52. |

| ANDIA            | AND Immediate with ACC                                                                                          |                             |                                                                                                             |
|------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------|
| Syntax:          | ANDIA i                                                                                                         | BSR                         | Set Bit in R                                                                                                |
| Operand:         | 0 ≤ i < 255                                                                                                     | Syntax:                     | BSR R, bit                                                                                                  |
| Operation:       | ACC & i $\rightarrow$ ACC                                                                                       | Operand:                    | $0 \le R \le 127$<br>$0 \le bit \le 7$                                                                      |
| Status affected: | Z                                                                                                               | Operation:                  | 1                                                                                                           |
| Description:     | The content of ACC register is                                                                                  | $\rightarrow$ R[bit] Status |                                                                                                             |
|                  | AND'ed with the 8-bit immediate                                                                                 | affected:                   |                                                                                                             |
|                  | data i. The result is placed in ACC.                                                                            | Description:                | Set the bit <sup>th</sup>                                                                                   |
| Cycle:           | 1                                                                                                               | position in R. Cy           | vcle: 1                                                                                                     |
| Example:         | ANDIA i<br>before executing instruction:<br>ACC=0x5A, i=0xAF,<br>after executing instruction:<br>ACC=0x0A, Z=0. | Example:                    | BSR R, B2<br>before executing instruction:<br>R=0x5A, B2=0x2,<br>after executing<br>instruction:<br>R=0x5E. |

| BTRSC            | Test Bit in R and Skip if Clear                                                                                                                                                                                                                               | CALLA            | Call Subroutine                                                                                                                                                                 |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | BTRSC R, bit                                                                                                                                                                                                                                                  | Syntax:          | CALLA                                                                                                                                                                           |
| Operand:         | $0 \le R \le 127$                                                                                                                                                                                                                                             | Operand:         |                                                                                                                                                                                 |
|                  | $0 \le bit \le 7$                                                                                                                                                                                                                                             | Operation:       | PC + 1 $\rightarrow$ Top of Stack                                                                                                                                               |
| Operation:       | Skip next instruction, if R[bit] = 0.                                                                                                                                                                                                                         |                  | $\{\text{TBHP, ACC}\} \rightarrow \text{PC}$                                                                                                                                    |
| Status affected: |                                                                                                                                                                                                                                                               | Status affected: |                                                                                                                                                                                 |
|                  | bit] = 0, the next instruction<br>which is already fetched is<br>discarded and a NOP is executed<br>instead. Therefore it makes this<br>instruction a two-cycle instruction.                                                                                  | Description:     | The return address (PC + 1) is<br>pushed onto top of Stack. The<br>contents of TBHP[2:0] is<br>loaded into PC[10:8] and<br>ACC is loaded into PC[7:0].                          |
| Cycle:           | 1 or 2(skip)                                                                                                                                                                                                                                                  | Cycle:           | 2                                                                                                                                                                               |
| Example:         | BTRSC R, B2<br>Instruction1<br>Instruction2<br>before executing instruction:<br>R=0x5A, B2=0x2,<br>after executing instruction:<br>because R[B2]=0, instruction1<br>will not be executed, the program<br>will start execute instruction from<br>instruction2. | Example:         | CALLA<br>before executing instruction:<br>TBHP=0x02,<br>ACC<br>=0x34.<br>PC=A0. Stack pointer=1.<br>after executing instruction:<br>PC=0x234, Stack[1]=A0+1,<br>Stack pointer=2 |

| BTRSS            | Test Bit in R and Skip if Set                                                                                                                                                                                                                                 |                        |                                                                                                           |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------|
| Syntax:          | BTRSS R, bit                                                                                                                                                                                                                                                  | CLRA                   | Clear ACC                                                                                                 |
| Operand:         | $0 \le R \le 127$ $0 \le bit \le 7$                                                                                                                                                                                                                           | Syntax:                | CLRA                                                                                                      |
| Operation:       | Skip next instruction, if R[bit] = 1.                                                                                                                                                                                                                         | Operand:<br>Operation: | <br>00h                                                                                                   |
| Status affected: |                                                                                                                                                                                                                                                               |                        | $\rightarrow$ ACC                                                                                         |
| Description:     | If R[bit] = 1, the next instruction<br>which is already fetched is                                                                                                                                                                                            |                        | $1 \rightarrow Z$                                                                                         |
|                  | discarded and a NOP is executed instead. Therefore it makes this                                                                                                                                                                                              | Status affected:       | Z                                                                                                         |
|                  | instruction a two-cycle instruction.                                                                                                                                                                                                                          | Description:           | ACC is clear and Z is                                                                                     |
| Cycle:           | 1 or 2(skip)                                                                                                                                                                                                                                                  | set to 1. Cycle:       | 1                                                                                                         |
| Example:         | BTRSS R, B2<br>Instruction2<br>Instruction3<br>before executing instruction:<br>R=0x5A, B2=0x3,<br>after executing instruction:<br>because R[B2]=1, instruction2<br>will not be executed, the program<br>will start execute instruction from<br>instruction3. | Example:               | CLRA<br>before executing instruction:<br>ACC=0x55, Z=0.<br>after executing instruction:<br>ACC=0x00, Z=1. |

| CLRR               | Clear R                                                                     | COMR         | Complement R                                                                                                        |
|--------------------|-----------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------|
| Syntax:            | CLRR R                                                                      | Syntax:      | COMR R, d                                                                                                           |
| Operand:           | $0 \le R \le 127$                                                           | Operand:     | $0 \leq R \leq 127$<br>d = 0, 1.                                                                                    |
| Operation:         | $\begin{array}{l} 00h \longrightarrow R \\ 1 \longrightarrow Z \end{array}$ | Operation:   | ~R                                                                                                                  |
| Status affected:   | Z                                                                           | →dest Status |                                                                                                                     |
| Description:       | The content of R is clear and Z is                                          | affected:    | Z                                                                                                                   |
|                    | set to 1.                                                                   | Description: | The content of R is complemented.                                                                                   |
| Cycle:<br>Example: | 1<br>CLRR R<br>before executing instruction:                                |              | If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R.                                  |
|                    | R=0x55, $Z=0$ .                                                             | Cycle:       | 1                                                                                                                   |
|                    | after executing instruction:<br>R=0x00, Z=1.                                | Example:     | COMR, d<br>before executing<br>instruction: R=0xA6,<br>d=1, Z=0.<br>after executing<br>instruction: R=0x59,<br>Z=0. |

| CLRWDT                                | Clear Watch-Dog Timer                                                                                              |                                                      |                                                                                                                     |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|
| Syntax:                               | CLRWDT                                                                                                             |                                                      |                                                                                                                     |
| Operand:                              |                                                                                                                    | CMPAR                                                | Compare ACC and R                                                                                                   |
| Operation:                            | 00h →WDT,<br>00h →WDT prescaler<br>1 →/TO<br>1 →/PD                                                                | Syntax:<br>Operand:<br>Operation:                    | $CMPAR R$ $0 \le R \le 127$ $R - ACC \rightarrow (No$                                                               |
| Status affected:<br>Description: Exec | /TO, /PD<br>cuting CLRWDT will reset<br>WDT, Prescaler0 if it is assigned to<br>WDT. Moreover, status bits /TO and | restore)<br>Status affected:<br>C<br>Description: Co | mpare ACC and R by                                                                                                  |
| Cycle:<br>Example:                    | /PD will be set to 1.<br>1<br>CLRWDT                                                                               |                                                      | subtracting ACC from R with<br>2's complement<br>representation. The content<br>of ACC and R is not changed.        |
|                                       | before executing instruction:<br>/TO=0                                                                             | Cycle:                                               | 1                                                                                                                   |
|                                       | after executing instruction:<br>/TO=1                                                                              | Example:                                             | CMPAR R<br>before executing<br>instruction: R=0x34,<br>ACC=12, Z=0, C=0.<br>after executing<br>instruction: R=0x34, |

ACC=12, Z=0, C=1.

| DAA                | Convert ACC Data Format from<br>Hexadecimal to Decimal                                                                                                                                                       | DECRSZ                   | Decrease R, Skip if 0                                                                                                                                                                                                                                                                 |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:            | DAA                                                                                                                                                                                                          | Syntax:                  | DECRSZ R, d                                                                                                                                                                                                                                                                           |
| Operand:           |                                                                                                                                                                                                              | Operand:                 | $0 \le R \le 127$                                                                                                                                                                                                                                                                     |
| Operation:         | $ACC(hex) \rightarrow ACC(dec)$                                                                                                                                                                              |                          | d = 0, 1.                                                                                                                                                                                                                                                                             |
| Status affected:   | С                                                                                                                                                                                                            | Operation:               | $R - 1 \rightarrow$                                                                                                                                                                                                                                                                   |
| Description:       | Convert ACC data format from<br>hexadecimal to decimal after<br>addition operation and restore result                                                                                                        |                          | dest, Skip<br>if result =<br>0                                                                                                                                                                                                                                                        |
|                    | to ACC. DAA instruction must be placed immediately after addition                                                                                                                                            | Status affected          | d:                                                                                                                                                                                                                                                                                    |
| Cycle:<br>Example: | operation if decimal format is<br>required. Please note that interrupt<br>should be disabled before addition<br>instruction and enabled after DAA<br>instruction to avoid unexpected<br>result.<br>1<br>DISI | Description: De          | ecrease R first. If d is 0, the<br>result is stored in ACC. If d is<br>1, the result is stored back to R.<br>If result is 0, the next<br>instruction which is already<br>fetched is discarded and a<br>NOP is executed instead.<br>Therefore it makes this<br>instruction a two-cycle |
|                    | ADDAR R,d<br>DAA                                                                                                                                                                                             |                          | instruction.                                                                                                                                                                                                                                                                          |
|                    | ENI                                                                                                                                                                                                          | Cycle:                   | 1 or 2(skip)                                                                                                                                                                                                                                                                          |
| DEOD               | before executing instruction:<br>ACC=0x28, R=0x25, d=0.<br>after executing instruction:<br>ACC=0x53, C=0.                                                                                                    | Example:                 | DE<br>CRSZ<br>R, d<br>instru<br>ction2<br>instru<br>ction3<br>before executing                                                                                                                                                                                                        |
| DECR               | Decrease R                                                                                                                                                                                                   |                          | instruction: R=0x1, d=1,<br>Z=0.                                                                                                                                                                                                                                                      |
| Syntax:            | DECR R, d                                                                                                                                                                                                    |                          | after executing instruction:                                                                                                                                                                                                                                                          |
| Operand:           | $0 \le R \le 127$<br>d = 0, 1.                                                                                                                                                                               |                          | R=0x0, Z=1, and instruction<br>will skip instruction2                                                                                                                                                                                                                                 |
| Operation:         | R - 1 →dest                                                                                                                                                                                                  |                          | execution because the<br>operation result is zero.                                                                                                                                                                                                                                    |
| Status affected:   | Z                                                                                                                                                                                                            |                          |                                                                                                                                                                                                                                                                                       |
| Description:       | Decrease R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R.                                                                                                               | DISI                     | Disable Interrupt Globally                                                                                                                                                                                                                                                            |
| Cycle:             | 1                                                                                                                                                                                                            | Syntax:                  | DISI                                                                                                                                                                                                                                                                                  |
| Example:           | DECR R, d                                                                                                                                                                                                    | Operand:                 |                                                                                                                                                                                                                                                                                       |
|                    | before executing instruction:                                                                                                                                                                                | Operation:               | Disable Interrupt, 0                                                                                                                                                                                                                                                                  |
|                    | R=0x01, d=1, Z=0.                                                                                                                                                                                            | $\rightarrow$ GIE Status | affected:                                                                                                                                                                                                                                                                             |
|                    | after executing instruction:<br>R=0x00, Z=1.                                                                                                                                                                 | Description:             | GIE is clear to 0 in order to disable all interrupt requests.                                                                                                                                                                                                                         |
|                    |                                                                                                                                                                                                              | Cycle:                   | 1                                                                                                                                                                                                                                                                                     |
|                    |                                                                                                                                                                                                              | Example:                 | DISI<br>before executing instruction: GIE=1,<br>After executing instruction:<br>GIE=0.                                                                                                                                                                                                |

| ENI                | Enable Interrupt Globally                                  | INCR                       | Increase R                                                                                                         |
|--------------------|------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------|
| Syntax:            | ENI                                                        | Syntax:                    | INCR R, d                                                                                                          |
| Operand:           |                                                            | Operand:                   | $0 \leq R \leq 127$                                                                                                |
| Operation:         | Enable Interrupt, 1 $\rightarrow$ GIE                      | Oneretien                  | d = 0, 1.                                                                                                          |
| Status affected:   |                                                            | Operation:                 | R+1                                                                                                                |
| Description:       | GIE is set to 1 in order to enable all interrupt requests. | $\rightarrow$ dest. Status | Z                                                                                                                  |
| Cycle:<br>Example: | 1<br>ENI                                                   | Description:               | Increase R. If d is 0, the result is stored in ACC. If d is 1, the result is stored back to R.                     |
|                    | before executing instruction:<br>GIE=0,                    | Cycle:                     | 1                                                                                                                  |
|                    | After executing instruction:<br>GIE=1.                     | Example:                   | INCR R, d<br>before executing<br>instruction: R=0xFF,<br>d=1, Z=0.<br>after executing instruction:<br>R=0x00, Z=1. |

| 00704              | Une en ditienel Drenet                                                                                                    | INCRSZ             | Increase R, Skip if 0                                                                                                                                                                                                                                                                        |
|--------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| GOTOA              | Unconditional Branch                                                                                                      | Syntax:            | INCRSZ R, d                                                                                                                                                                                                                                                                                  |
| Syntax:            | GOTOA                                                                                                                     | Operand:           | $0 \leq R \leq 127$                                                                                                                                                                                                                                                                          |
| Operand:           |                                                                                                                           | oporaria.          | d = 0, 1.                                                                                                                                                                                                                                                                                    |
| Operation:         | $\{TBHP, ACC\} \rightarrow PC$                                                                                            | Operation:         | R + 1                                                                                                                                                                                                                                                                                        |
| Status affected:   |                                                                                                                           |                    | →dest,                                                                                                                                                                                                                                                                                       |
| Description:       | GOTOA is an unconditional branch                                                                                          |                    | Skip if                                                                                                                                                                                                                                                                                      |
| ·                  | instruction. The content of                                                                                               |                    | result = 0                                                                                                                                                                                                                                                                                   |
|                    | TBHP[2:0] is loaded into PC[10:8] and ACC is loaded into PC[7:0].                                                         | Status affected:   |                                                                                                                                                                                                                                                                                              |
| Cycle:<br>Example: | 2<br>GOTOA<br>before executing instruction:<br>PC=A0. TBHP=0x02,<br>ACC=0x34.<br>after executing instruction:<br>PC=0x234 | Description: Incre | ease R first. If d is 0, the result<br>is stored in ACC. If d is 1, the<br>result is stored back to R.<br>If result is 0, the next instruction<br>which is already fetched is<br>discarded and a NOP is executed<br>instead. Therefore it makes this<br>instruction a two-cycle instruction. |
|                    |                                                                                                                           | Cycle:             | 1 or 2(skip)                                                                                                                                                                                                                                                                                 |
|                    |                                                                                                                           | Example:           | <ul> <li>INCRSZ R, d instruction2, instruction3.</li> <li>before executing<br/>instruction: R=0xFF, d=1,<br/>Z=0.</li> <li>after executing instruction: R=0x00,<br/>Z=1. And the program will skip<br/>instruction2 execution because the<br/>operation result is zero.</li> </ul>           |

| INT                                                                                                                         | Software Interrupt                                                                                        | IORIA                      | OR Immediate with ACC                                                                                        |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                                     | INT                                                                                                       | Syntax:                    | IORIA i                                                                                                      |
| Operand:                                                                                                                    |                                                                                                           | Operand:                   | 0 ≤ i < 255                                                                                                  |
| Operation:                                                                                                                  | PC + 1 $\rightarrow$ Top of Stack,                                                                        | Operation:                 | ACC   i                                                                                                      |
|                                                                                                                             | 001h →PC                                                                                                  | $\rightarrow$ ACC Status a | ffected:                                                                                                     |
| Status affected:                                                                                                            |                                                                                                           |                            | Z                                                                                                            |
| Description: Software interrupt. First, return<br>address (PC + 1) is pushed onto the<br>Stack. The address 0x001 is loaded |                                                                                                           | Description:               | OR ACC with 8-bit immediate data i. The result is stored in ACC.                                             |
|                                                                                                                             | into PC[10:0].                                                                                            | Cycle:                     | 1                                                                                                            |
| Cycle:                                                                                                                      | 3                                                                                                         | Example:                   | IORIA i                                                                                                      |
| Example:                                                                                                                    | INT<br>before executing instruction:<br>PC=address of INT code<br>after executing instruction:<br>PC=0x01 |                            | before executing<br>instruction: i=0x50,<br>ACC=0xAA, Z=0.<br>after executing instruction:<br>ACC=0xFA, Z=0. |

| IORAR            | OR ACC with R                                                                                                                        |               |                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------|
| Syntax:          | IORAR R, d                                                                                                                           | IOST          | Load F-page SFR from ACC                                                                                             |
| Operand:         | $0 \le R \le 127$<br>d = 0, 1.                                                                                                       | Syntax:       | IOST F                                                                                                               |
| Operation:       | ACC   R →dest                                                                                                                        | Operand:      | $5 \le F \le 15$                                                                                                     |
| Status affected: | Z                                                                                                                                    | Operation:    | $ACC \rightarrow F$ -                                                                                                |
| Description:     | OR ACC with R. If d is 0, the result<br>is stored in ACC. If d is 1, the<br>result is stored back to R.                              | page SFR Stat | us affected:                                                                                                         |
|                  |                                                                                                                                      | Description:  | F-page SFR F is loaded by content of ACC.                                                                            |
| Cycle:           | 1                                                                                                                                    | Cycle:        | 1                                                                                                                    |
| Example:         | IORAR R, d<br>before executing instruction:<br>R=0x50, ACC=0xAA, d=1, Z=0.<br>after executing instruction:<br>R=0xFA, ACC=0xAA, Z=0. | Example:      | IOST F<br>before executing<br>instruction: F=0x55,<br>ACC=0xAA.<br>after executing instruction:<br>F=0xAA, ACC=0xAA. |

| IOSTR                                                                                                                                   | Move F-page SFR to ACC                             | LGOTO                  | Unconditional Branch                                                                                                  |
|-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                                                 | IOSTR F                                            | Syntax:                | LGOTO adr                                                                                                             |
| Operand:                                                                                                                                | $5 \le F \le 15$                                   | Operand:               | $0 \leq adr \leq 2047$                                                                                                |
| Operation:                                                                                                                              | F-page SFR $\rightarrow$ ACC                       | Operation:             | adr                                                                                                                   |
| Status affected:                                                                                                                        |                                                    | →PC[10:0]. Sta         | tus affected:                                                                                                         |
| Description:                                                                                                                            | Move F-page SFR F to ACC.                          |                        |                                                                                                                       |
| Cycle: 1<br>Example: IOSTR F<br>before executing instruction:<br>F=0x55, ACC=0xAA.<br>after executing instruction:<br>F=0x55, ACC=0x55. | before executing instruction:<br>F=0x55, ACC=0xAA. | Description:<br>Cycle: | LGOTO is an unconditional branch<br>instruction. The 11-bit<br>immediate address adr is<br>loaded into PC[10:0].<br>2 |
|                                                                                                                                         | 0                                                  | Example:               | LGOTO Level<br>before executing<br>instruction: PC=A0.<br>after executing instruction:<br>PC=address of Level.        |

| LCALL                                | Call Subroutine                                                                                                                                                                      |                                                       |                                                                                                                            |
|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| Syntax:                              | LCALL adr                                                                                                                                                                            | MOVAR                                                 | Move ACC to R                                                                                                              |
| Operand:                             | $0 \leq adr \leq 2047$                                                                                                                                                               | Syntax:                                               | MOVAR R                                                                                                                    |
| Operation:                           | PC + 1 $\rightarrow$ Top of Stack,<br>adr $\rightarrow$ PC[10:0]                                                                                                                     | Operand:<br>Operation:                                | 0 ≤ R ≤ 127                                                                                                                |
| Status affected:<br>Description: The | <br>return address (PC + 1) is<br>pushed onto top of Stack. The 11-bit<br>immediate address adr is loaded<br>into PC(10:0)                                                           | $C \rightarrow R Status$<br>affected:<br>Description: | AC<br><br>Move content of                                                                                                  |
| Cycle:<br>Example:                   | into PC[10:0].<br>2<br>LCALL SUB<br>before executing instruction:<br>PC=A0. Stack level=1<br>after executing instruction:<br>PC=address of SUB, Stack[1]=<br>A0+1, Stack pointer =2. | ACC to R. Cycle:<br>Example:                          | 1<br>MOVAR R<br>before executing<br>instruction: R=0x55,<br>ACC=0xAA.<br>after executing instruction:<br>R=0xAA, ACC=0xAA. |

| MOVIA            | Move Immediate to ACC                                                                                      | NOP                | No Operation                                                                                  |
|------------------|------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------|
| Syntax:          | MOVIA i                                                                                                    | Syntax:            | NOP                                                                                           |
| Operand:         | $0 \leq i < 255$                                                                                           | Operand:           |                                                                                               |
| Operation:       | i →ACC                                                                                                     | Operation:         | No                                                                                            |
| Status affected: |                                                                                                            | operation. Statu   | us affected:                                                                                  |
| Description:     | The content of ACC is loaded with 8-bit immediate data i.                                                  | Description:       | <br>No                                                                                        |
| Cycle:           | 1                                                                                                          | operation.         |                                                                                               |
| Example:         | MOVIA i<br>before executing instruction:<br>i=0x55, ACC=0xAA.<br>after executing instruction:<br>ACC=0x55. | Cycle:<br>Example: | 1<br>NOP<br>before executing instruction:<br>PC=A0<br>after executing instruction:<br>PC=A0+1 |

| MOVR                                                                                                     | Move R to ACC or R                                                                                                                  |                  |                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                                  | MOVR R, d                                                                                                                           | RETIE            | Return from Interrupt and                                                                                                         |
| Operand:                                                                                                 | $0 \leq R \leq 127$                                                                                                                 | NETIE            | Enable Interrupt Globally                                                                                                         |
| Operation                                                                                                | d = 0, 1.<br>R $\rightarrow$ dest                                                                                                   | Syntax:          | RETIE                                                                                                                             |
| Operation:                                                                                               |                                                                                                                                     | Operand:         |                                                                                                                                   |
| Status affected: Z<br>Description: The content of R is move to<br>destination. If d is 0, destination is |                                                                                                                                     | Operation:       | Top of Stack                                                                                                                      |
|                                                                                                          |                                                                                                                                     |                  | $\rightarrow$ PC 1 $\rightarrow$<br>GIE                                                                                           |
|                                                                                                          | ACC. If d is 1, destination is R and<br>it can be used to check whether R<br>is zero according to status flag Z<br>after execution. | Status affected: |                                                                                                                                   |
|                                                                                                          |                                                                                                                                     | Description:     | The PC is loaded from top of Stack<br>as return address and GIE is<br>set to 1.                                                   |
| Cycle:                                                                                                   | 1                                                                                                                                   | Cycle:           | 2                                                                                                                                 |
|                                                                                                          | MOVR R, d                                                                                                                           | Example:         | RETIE                                                                                                                             |
|                                                                                                          | before executing instruction:<br>R=0x0, ACC=0xAA, Z=0, d=0.<br>after executing instruction:<br>R=0x0, ACC=0x00, Z=1.                | Example.         | before executing instruction:<br>GIE=0, Stack level=2.<br>after executing instruction:<br>GIE=1, PC=Stack[2], Stack<br>pointer=1. |

| RETIA                                                                                              | Return with Data in ACC                                                                                                                                                                | RLR                               | Rotate Left R Through Carry                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                                                                                            | RETIA i                                                                                                                                                                                | Syntax:                           | RLR R, d                                                                                                                                                                                                                                                                                                                          |
| Operand:                                                                                           | $0 \leq i < 255$                                                                                                                                                                       | Operand:                          | $0 \leq R \leq 127$                                                                                                                                                                                                                                                                                                               |
| Operation:                                                                                         | i→ACC,                                                                                                                                                                                 |                                   | d = 0, 1.                                                                                                                                                                                                                                                                                                                         |
|                                                                                                    | Top of Stack $\rightarrow$ PC                                                                                                                                                          | Operation:                        | C →dest[0], R[7]→C,<br>R[6:0] → dest[7:1]                                                                                                                                                                                                                                                                                         |
| Status affected:                                                                                   |                                                                                                                                                                                        |                                   |                                                                                                                                                                                                                                                                                                                                   |
| Description: ACC                                                                                   | is loaded with 8-bit<br>immediate data i and PC is loaded<br>from top of Stack as return address.                                                                                      | C                                 | R<br>b7 b6 b5 b4 b3 b2 b1 b0                                                                                                                                                                                                                                                                                                      |
| Cycle:                                                                                             | 2                                                                                                                                                                                      | Status affected                   | d: C                                                                                                                                                                                                                                                                                                                              |
| Example:                                                                                           | RETIA i                                                                                                                                                                                |                                   | ne content of R is rotated one bit                                                                                                                                                                                                                                                                                                |
|                                                                                                    | before executing instruction:<br>Stack pointer =2. i=0x55,<br>ACC=0xAA.<br>after executing instruction:<br>PC=Stack[2], Stack pointer =1.                                              |                                   | to the left through flag Carry. If<br>d is 0, the result is placed in<br>ACC. If d is 1, the result is<br>stored back to R.                                                                                                                                                                                                       |
|                                                                                                    | ACC=0x55.                                                                                                                                                                              | Cycle:                            | 1                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                    |                                                                                                                                                                                        | Example:                          | RLR R, d                                                                                                                                                                                                                                                                                                                          |
|                                                                                                    |                                                                                                                                                                                        |                                   | before executing<br>instruction: R=0xA5, d=1,<br>C=0.                                                                                                                                                                                                                                                                             |
|                                                                                                    |                                                                                                                                                                                        |                                   | after executing instruction:<br>R=0x4A, C=1.                                                                                                                                                                                                                                                                                      |
|                                                                                                    |                                                                                                                                                                                        |                                   |                                                                                                                                                                                                                                                                                                                                   |
| RET                                                                                                | Return from Subroutine                                                                                                                                                                 | RRR                               | Rotate Right R Through Carry                                                                                                                                                                                                                                                                                                      |
|                                                                                                    | Return from Subroutine                                                                                                                                                                 | RRR<br>Syntax:                    | Rotate Right R Through Carry                                                                                                                                                                                                                                                                                                      |
| Syntax:                                                                                            |                                                                                                                                                                                        |                                   | $RRR R, d$ $0 \le R \le 127$                                                                                                                                                                                                                                                                                                      |
| Syntax:<br>Operand:                                                                                |                                                                                                                                                                                        | Syntax:<br>Operand:               | RRR R, d<br>$0 \le R \le 127$<br>d = 0, 1.                                                                                                                                                                                                                                                                                        |
| Syntax:<br>Operand:<br>Operation:                                                                  | RET                                                                                                                                                                                    | Syntax:                           | $RRR R, d$ $0 \le R \le 127$                                                                                                                                                                                                                                                                                                      |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:                              | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.                                                                                                | Syntax:<br>Operand:               | RRR R, d<br>$0 \le R \le 127$<br>d = 0, 1.<br>$C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$<br>$R[0] \rightarrow C$                                                                                                                                                                                                      |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:                    | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.<br>2                                                                                           | Syntax:<br>Operand:<br>Operation: | RRR R, d<br>$0 \le R \le 127$<br>d = 0, 1.<br>$C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$                                                                                                                                                                                                                              |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:                    | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.                                                                                                | Syntax:<br>Operand:<br>Operation: | $RRR  R, d$ $0 \leq R \leq 127$ $d = 0, 1.$ $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$ $R[0] \rightarrow C$ $R$ $b7  b6  b5  b4  b3  b2  b1  b0$                                                                                                                                                                      |
| RET<br>Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:<br>Example: | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.<br>2<br>RET<br>before executing instruction:<br>Stack level=2.                                 | Syntax:<br>Operand:<br>Operation: | $RRR  R, d$ $0 \leq R \leq 127$ $d = 0, 1.$ $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$ $R[0] \rightarrow C$ $R$ $b7  b6  b5  b4  b3  b2  b1  b0$ $d: C$                                                                                                                                                               |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:                    | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.<br>2<br>RET<br>before executing instruction:                                                   | Syntax:<br>Operand:<br>Operation: | $RRR  R, d$ $0 \leq R \leq 127$ $d = 0, 1.$ $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$ $R[0] \rightarrow C$ $R$ $b7  b6  b5  b4  b3  b2  b1  b0$                                                                                                                                                                      |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:                    | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.<br>2<br>RET<br>before executing instruction:<br>Stack level=2.<br>after executing instruction: | Syntax:<br>Operand:<br>Operation: | RRRR, d $0 \leq R \leq 127$ $d = 0, 1.$ $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$ $R[0] \rightarrow C$ Rb7b6b5b4b3b2b1b0                                                                                                                                                                                             |
| Syntax:<br>Operand:<br>Operation:<br>Status affected:<br>Description:<br>Cycle:                    | RET<br><br>Top of Stack →PC<br><br>PC is loaded from top of Stack as<br>return address.<br>2<br>RET<br>before executing instruction:<br>Stack level=2.<br>after executing instruction: | Syntax:<br>Operand:<br>Operation: | RRRR, d $0 \leq R \leq 127$ $d = 0, 1.$ $C \rightarrow dest[7], R[7:1] \rightarrow dest[6:0],$ $R[0] \rightarrow C$ Rb7 $b6$ $b5$ $b4$ $b3$ $b2$ $b1$ $b0$ d: Cne content of R is rotated one bit<br>to the right through flag Carry.<br>If d is 0, the result is placed in<br>ACC. If d is 1, the result is<br>stored back to R. |

Ver. 1.2

| SBCAR            | Subtract ACC and Carry from R                                                                                                                                                                                                                                    | SBCIA                  | Subtract ACC and Carry<br>from Immediate                                                                                                                                                                                                                             |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:          | SBCAR R, d                                                                                                                                                                                                                                                       | Syntax:                | SBCIA i                                                                                                                                                                                                                                                              |
| Operand:         | $0 \le R \le 127$<br>d = 0, 1.                                                                                                                                                                                                                                   | Operand:<br>Operation: | $0 \le i < 255$<br>i + (~ACC) + C                                                                                                                                                                                                                                    |
| Operation:       | $R + (\sim ACC) + C \rightarrow dest$                                                                                                                                                                                                                            | →dest                  |                                                                                                                                                                                                                                                                      |
| Status affected: | Z, DC, C                                                                                                                                                                                                                                                         | Status affected        | d: Z, DC, C                                                                                                                                                                                                                                                          |
| Description:     | Subtract ACC and Carry from R<br>with 2's complement<br>representation. If d is 0, the result is<br>placed in ACC. If d is 1, the result is<br>stored back to R.                                                                                                 |                        | ubtract ACC and Carry from 8-bit<br>immediate data i with 2's<br>complement representation.<br>The result is placed in ACC.                                                                                                                                          |
|                  | 1                                                                                                                                                                                                                                                                | Cycle:                 |                                                                                                                                                                                                                                                                      |
| Example:         | 1<br>SBCAR R, d<br>(a) before executing instruction:<br>R=0x05, ACC=0x06, d=1,<br>C=0,                                                                                                                                                                           | Example:               | SBCIA i<br>(a) before executing instruction:<br>i=0x05, ACC=0x06, C=0,<br>after executing instruction:<br>ACC=0xFE, C=0. (-2)                                                                                                                                        |
|                  | after executing instruction:<br>R=0xFE, C=0. (-2)<br>(b) before executing instruction:                                                                                                                                                                           |                        | <ul> <li>(b) before executing instruction:<br/>i=0x05, ACC=0x06, C=1,<br/>after executing instruction:</li> </ul>                                                                                                                                                    |
|                  | <ul> <li>(b) before executing instruction:<br/>R=0x05, ACC=0x06, d=1,<br/>C=1,<br/>after executing instruction:<br/>R=0xFF, C=0. (-1)</li> <li>(c) before executing instruction:<br/>R=0x06, ACC=0x05, d=1,<br/>C=0,<br/>after executing instruction:</li> </ul> |                        | ACC=0xFF, C=0. (-1)<br>(c) before executing instruction:<br>i=0x06, ACC=0x05, C=0,<br>after executing instruction:<br>ACC=0x00, C=1. (-0), Z=1.<br>(d) before executing instruction:<br>i=0x06, ACC=0x05, C=1,<br>after executing instruction:<br>ACC=0x1, C=1. (+1) |
|                  | R=0x00, C=1. (-0), Z=1.<br>(d) before executing instruction:                                                                                                                                                                                                     |                        | A00-0x1, 0-1. (+1)                                                                                                                                                                                                                                                   |
|                  | R=0x06, ACC=0x05, d=1,                                                                                                                                                                                                                                           | SFUN                   | Load S-page SFR from ACC                                                                                                                                                                                                                                             |
|                  | C=1,<br>after executing instruction:                                                                                                                                                                                                                             | Syntax:                | SFUN S                                                                                                                                                                                                                                                               |
|                  | R=0x1, C=1. (+1)                                                                                                                                                                                                                                                 | Operand:               | $0 \le S \le 21$                                                                                                                                                                                                                                                     |
|                  |                                                                                                                                                                                                                                                                  | Operation:             | $ACC \rightarrow S$ -                                                                                                                                                                                                                                                |
|                  |                                                                                                                                                                                                                                                                  | page SFR               |                                                                                                                                                                                                                                                                      |
|                  |                                                                                                                                                                                                                                                                  | Status affected        | d:                                                                                                                                                                                                                                                                   |
|                  |                                                                                                                                                                                                                                                                  | Description: S         | -page SFR S is loaded by content of ACC.                                                                                                                                                                                                                             |
|                  |                                                                                                                                                                                                                                                                  | Cycle:                 | 1                                                                                                                                                                                                                                                                    |
|                  |                                                                                                                                                                                                                                                                  | Example:               | SFUN S<br>before executing instruction:<br>S=0x55, ACC=0xAA.                                                                                                                                                                                                         |

after executing instruction: S=0xAA, ACC=0xAA.

| SFUNR              | Move S-page SFR from ACC                                           | SUBAR        | Subtract ACC from R                                                                                                                                                                 |
|--------------------|--------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SFUNN              |                                                                    | Syntax:      | SUBAR R, d                                                                                                                                                                          |
| Syntax:            | SFUNR S                                                            | Operand:     | $0 \leq R \leq 127$                                                                                                                                                                 |
| Operand:           | $0 \le S \le 21$                                                   |              | d = 0, 1.                                                                                                                                                                           |
| Operation:         | S-page SFR $\rightarrow$ ACC                                       | Operation:   | R – ACC                                                                                                                                                                             |
| Status affected:   |                                                                    | →dest Status | affected:                                                                                                                                                                           |
| Description:       | Move S-page SFR S to ACC.                                          |              | Z, DC, C                                                                                                                                                                            |
| Cycle:<br>Example: | 1<br>SFUNR S<br>before executing instruction:<br>S=0x55, ACC=0xAA. | Description: | Subtract ACC from R with 2's complement representation. If d is 0, the result is placed in ACC. If d is 1, the result is stored back to R.                                          |
|                    | after executing instruction:<br>S=0x55, ACC=0x55.                  | Cycle:       | 1                                                                                                                                                                                   |
|                    |                                                                    | Example:     | SBCAR R, d                                                                                                                                                                          |
|                    |                                                                    |              | <ul> <li>(a) before executing         <ul> <li>instruction: R=0x05,</li> <li>ACC=0x06, d=1,</li> <li>after executing instruction:</li> <li>R=0xFF, C=0. (-1)</li> </ul> </li> </ul> |
|                    |                                                                    |              | <ul> <li>(b) before executing<br/>instruction: R=0x06,<br/>ACC=0x05, d=1,<br/>after executing instruction:</li> </ul>                                                               |

| SLEEP                            | Enter Halt Mode                                                                                                    |                        |                                                                                                                                                                                                    |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Syntax:                          | SLEEP                                                                                                              | SUBIA                  | Subtract ACC from Immediate                                                                                                                                                                        |
| Operand:                         |                                                                                                                    | Syntax:                | SUBIA i                                                                                                                                                                                            |
| Operation:                       | 00h →WDT,<br>00h →WDT prescaler<br>1 →/TO                                                                          | Operand:<br>Operation: | $0 \le i < 255$<br>i - ACC                                                                                                                                                                         |
| Obstance of the stands           | $0 \rightarrow / PD$                                                                                               | →ACC Status            | affected:<br>Z, DC, C                                                                                                                                                                              |
| Status affected:<br>Description: | /TO, /PD<br>WDT and Prescaler0 are clear to<br>0. /TO is set to 1 and /PD is clear<br>to 0.<br>IC enter Halt mode. | Description:           | Subtract ACC from 8-bit immediate<br>data i with 2's complement<br>representation. The result is<br>placed in ACC.                                                                                 |
| Quality                          |                                                                                                                    | Cycle:                 | 1                                                                                                                                                                                                  |
| Cycle:<br>Example:               | 1<br>SLEEP<br>before executing instruction:<br>/PD=1, /TO=0.<br>after executing instruction:<br>/PD=0, /TO=1.      | Example:               | SUBIA i (a) before executing instruction: i=0x05, ACC=0x06. after executing instruction: ACC=0xFF, C=0. (-1) (b) before executing instruction: i=0x06, ACC=0x05, d=1, after executing instruction: |

ACC=0x01, C=1. (+1)

R=0x01, C=1. (+1)

| SWAPR            | Swap High/Low Nibble in R                                                                                                                 | TOMD         | Load ACC to T0MD                                                                                               |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------|
| Syntax:          | SWAPR R, d                                                                                                                                | Syntax:      | TOMD                                                                                                           |
| Operand:         | $0 \leq R \leq 127$                                                                                                                       | Operand:     |                                                                                                                |
|                  | d = 0, 1.                                                                                                                                 | Operation:   | ACC                                                                                                            |
| Operation:       | R[3:0] → dest[7:4].<br>R[7:4] → dest[3:0]                                                                                                 | →T0MD Statu  | s affected:                                                                                                    |
|                  |                                                                                                                                           |              |                                                                                                                |
| Status affected: |                                                                                                                                           | Description: | The content of T0MD is loaded by                                                                               |
| Description: The | high nibble and low nibble of<br>R is exchanged. If d is 0, the result<br>is placed in ACC. If d is 1, the result<br>is stored back to R. |              | A<br>C<br>C                                                                                                    |
| Cycle:           | 1                                                                                                                                         | Cycle:       | 1                                                                                                              |
| Example:         | SWAPR R, d<br>before executing instruction:<br>R=0xA5, d=1.<br>after executing instruction:<br>R=0x5A.                                    | Example:     | T0MD<br>before executing<br>instruction: T0MD=0x55,<br>ACC=0xAA.<br>after executing instruction:<br>T0MD=0xAA. |

| TABLEA                                                                          | Read ROM data                                                                                                                                         |              |                                          |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------------------------------------|
| Syntax:                                                                         | TABLEA                                                                                                                                                |              |                                          |
| Operand:                                                                        |                                                                                                                                                       | TOMDR        | Move T0MD to ACC                         |
| Operation:                                                                      | ROM data{ TBHP, ACC } [7:0] $\rightarrow$ ACC                                                                                                         |              |                                          |
|                                                                                 | ROM data{TBHP, ACC} [13:8]                                                                                                                            | Syntax:      | TOMDR                                    |
|                                                                                 | $\rightarrow$ TBHD.                                                                                                                                   | Operand:     |                                          |
| Status affected:                                                                |                                                                                                                                                       | Operation:   | TOMD                                     |
| Description: The 8 least significant bits of ROM pointed by {TBHP[2:0], ACC} is |                                                                                                                                                       | →ACC Status  | affected:                                |
|                                                                                 | placed to ACC.<br>The 6 most significant bits of ROM<br>pointed by {TBHP[2:0], ACC} is<br>placed to TBHD[5:0].                                        | Description: | Move the content of T0MD to              |
|                                                                                 |                                                                                                                                                       | ACC. Cycle:  | 1                                        |
|                                                                                 |                                                                                                                                                       | Example:     | TOMDR                                    |
| Cycle:                                                                          | 2                                                                                                                                                     |              | before executing instruction             |
| Example:                                                                        | TABLEA                                                                                                                                                |              | T0MD=0x55, ACC=0xAA.                     |
|                                                                                 | before executing instruction:<br>TBHP=0x02, CC=0x34.<br>TBHD=0x01.<br>ROM data[0x234]= 0x35AA<br>after executing instruction:<br>TBHD=0x35, ACC=0xAA. |              | after executing instruction<br>ACC=0x55. |

| XORAR                        | Exclusive-OR ACC with R                                                                                              |  |  |  |  |
|------------------------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:                      | XORAR R, d                                                                                                           |  |  |  |  |
| Operand:                     | $0 \le R \le 127$<br>d = 0, 1.                                                                                       |  |  |  |  |
| Operation:                   | ACC ⊕R                                                                                                               |  |  |  |  |
| $\rightarrow$ dest Status af | fected:                                                                                                              |  |  |  |  |
|                              | Z                                                                                                                    |  |  |  |  |
| Description:                 | Exclusive-OR ACC with R. If d is 0,<br>the result is placed in ACC.<br>If d is 1, the result is stored<br>back to R. |  |  |  |  |
| Cycle:                       | 1                                                                                                                    |  |  |  |  |
| Example:                     | XORAR R, d<br>before executing instruction:<br>R=0xA5, ACC=0xF0, d=1.<br>after executing instruction:<br>R=0x55.     |  |  |  |  |

| XORIA            | Exclusive-OR Immediate w<br>ACC                                                                               | vith  |
|------------------|---------------------------------------------------------------------------------------------------------------|-------|
| Syntax:          | XORIA i                                                                                                       |       |
| Operand:         | $0 \leq i < 255$                                                                                              |       |
| Operation:       | ACC ⊕i →ACC                                                                                                   |       |
| Status affected: | Z                                                                                                             |       |
| Description:     | Exclusive-OR ACC with 8 immediate data i. The result is stored in ACC.                                        | 8-bit |
| Cycle:           | 1                                                                                                             |       |
| Example:         | XORIA i<br>before executing<br>instruction: i=0xA5,<br>ACC=0xF0.<br>after executing instruction:<br>ACC=0x55. |       |

# 5. Configuration Words

| Item | Name                                           | Options                                                                                                                                                                                                      |
|------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | High Oscillator Frequency                      | 1. I_HRC 2. E_HXT 3. E_XT                                                                                                                                                                                    |
| 2    | Low Oscillator Frequency                       | 1. I_LRC 2. E_LXT                                                                                                                                                                                            |
| 3    | High IRC Frequency                             | 1. 1MHz       2. 2MHz       3. 4MHz       4. 8MHz       5. 16MHz         6. 13.6MHz       7. 14.4MHz       8. 19.2MHz       9. 20.8MHz         (1.7MHz*8)       (3.6MHz*4)       (2.4MHz*8)       (5.2MHz*4) |
| 4    | High Crystal Oscillator                        |                                                                                                                                                                                                              |
| 5    | Instruction Clock                              | 1. 2 oscillator period 2. 4 oscillator period                                                                                                                                                                |
| 6    | WDT                                            | <ol> <li>Watchdog Enable (Software control)</li> <li>Watchdog Disable (Always disable)</li> </ol>                                                                                                            |
| 7    | WDT Event                                      | 1. Watchdog Reset 2. Watchdog Interrupt                                                                                                                                                                      |
| 8    | Timer0 Source                                  | 1. EX_CKI0 2. Low Oscillator (I_LRC/E_LXT)                                                                                                                                                                   |
| 9    | PA.5                                           | 1. PA.5 is I/O 2. PA.5 is reset                                                                                                                                                                              |
| 10   | PA.7                                           | 1. PA.7 is I/O     2. PA.7 is instruction clock output                                                                                                                                                       |
| 11   | IR Current                                     | 1. Normal=60mA (PB1) 2. Large=340mA (PA3)                                                                                                                                                                    |
| 12   | Startup Time                                   | 1. 140us 2. 4.5ms 3. 18ms 4. 72ms 5. 288ms                                                                                                                                                                   |
| 13   | WDT Time Base                                  | 1. 3.5ms 2. 15ms 3. 60ms 4. 250ms                                                                                                                                                                            |
| 14   | Noise Filter (High_EFT)                        | 1. Enable 2. Disable                                                                                                                                                                                         |
| 15   | LVR Setting                                    | 1. Register Control2. Register Control + Halt mode Off3. Always On4. Operation mode On + Halt mode Off                                                                                                       |
| 16   | LVR Voltage                                    | 1.1.6V2.1.8V3.2.0V4.2.2V5.2.4V6.2.7V7.3.0V8.3.3V9.3.6V10.4.2V                                                                                                                                                |
| 17   | VDD Voltage                                    | 1. 3.0V 2. 4.5V 3. 5.0V                                                                                                                                                                                      |
| 18   | PA Pull-High Resistor                          | 1. Weak 2. Strong                                                                                                                                                                                            |
| 19   | PB Pull-High Resistor                          | 1. Weak 2. Strong                                                                                                                                                                                            |
| 20   | Sink current                                   | 1. Small 2. Normal 3. Large 4. Constant                                                                                                                                                                      |
| 21   | Drive current                                  | 1. Small 2. Normal                                                                                                                                                                                           |
| 22   | Comparator Input pin select                    | 1. Enable 2. Disable                                                                                                                                                                                         |
| 23   | Read Output Data                               | 1. I/O Port 2. Register                                                                                                                                                                                      |
| 24   | E_LXT Backup Control                           | 1. Auto Off 2. Register Off                                                                                                                                                                                  |
| 25   | EX_CKI0 to Inst. Clock                         | 1. Sync 2. Async                                                                                                                                                                                             |
| 26   | Startup Clock                                  | 1. Fast (I_HRC/E_HXT/E_XT) 2. Slow (I_LRC/E_LXT)                                                                                                                                                             |
| 27   | Input High Voltage (VIH)                       | 1. CMOS (0.7VDD) 2. TTL (0.5VDD)                                                                                                                                                                             |
| 28   | Input Low Voltage (VIL)                        | 1. CMOS (0.3VDD) 2. TTL (0.2VDD)                                                                                                                                                                             |
| 29   | Crystal Load Capacitance<br>(only for 32768Hz) | 1. Disable 2. CL=7.0pF 3. CL=9.0pF 4. CL=12.5pF                                                                                                                                                              |
| 30   | PWM1/PWM2 Pad Select                           | 1 PB3 / PB2 2. PB4 / PB5                                                                                                                                                                                     |

Table 38Configuration Words

## 6. Electrical Characteristics

## 6.1 Absolute Maximum Rating

| Symbol                            | Parameter             | Rated Value                    | Unit |
|-----------------------------------|-----------------------|--------------------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage        | -0.5 ~ +6.0                    | V    |
| VIN                               | Input voltage         | $V_{SS}$ -0.3V ~ $V_{DD}$ +0.3 | V    |
| T <sub>OP</sub>                   | Operating Temperature | -40 ~ +85                      | °C   |
| T <sub>ST</sub>                   | Storage Temperature   | -40 ~ +125                     | S    |

## 6.2 DC Characteristics

(All refer  $F_{INST}=F_{HOSC}/4$ ,  $F_{HOSC}=16MHz@I_HRC$ , WDT enabled, ambient temperature  $T_A=25$  °C unless otherwise specified.)

| Symbol          | Parameter                              | V <sub>DD</sub> | Min. | Тур. | Max. | Unit | Condition                                                          |
|-----------------|----------------------------------------|-----------------|------|------|------|------|--------------------------------------------------------------------|
|                 |                                        |                 | 3.6  |      |      |      | FINST=20.8MHz @ I_HRC/2                                            |
|                 |                                        |                 | 2.4  |      |      |      | F <sub>INST</sub> =20.8MHz @ I_HRC/4                               |
|                 |                                        |                 | 3.6  |      |      |      | FINST=19.2MHz @ I_HRC/2                                            |
|                 |                                        |                 | 2.4  |      |      |      | FINST=19.2MHz @ I_HRC/4                                            |
|                 |                                        |                 | 2.7  |      |      |      | FINST=14.4MHz @ I_HRC/2                                            |
|                 |                                        |                 | 2.2  |      |      |      | FINST=14.4MHz @ I_HRC/4                                            |
|                 |                                        |                 | 2.7  |      |      |      | F <sub>INST</sub> =13.6MHz @ I_HRC/2                               |
| V <sub>DD</sub> | Operating voltage                      |                 | 2.2  |      | 5.5  | v    | FINST=13.6MHz @ I_HRC/4                                            |
| V DD            | Operating voltage                      |                 | 2.7  |      | 5.5  | v    | F <sub>INST</sub> =16MHz @ I_HRC/2&E_HXT/2                         |
|                 |                                        |                 | 2.0  |      |      |      | FINST=16MHz @ I_HRC/4&E_HXT/4                                      |
|                 |                                        |                 | 0.0  |      |      |      | FINST=8MHz @ I_HRC/4 & I_HRC/2                                     |
|                 |                                        |                 | 2.0  |      |      |      | F <sub>INST</sub> =8MHz @ E_HXT/4 & E_HXT/2                        |
|                 |                                        |                 | 1.8  | -    |      |      | FINST=4MHz @ I_HRC/4 & I_HRC/2                                     |
|                 |                                        |                 | 1.0  |      |      |      | F <sub>INST</sub> =4MHz @ E_XT/4 & E_XT/2                          |
|                 |                                        |                 | 1.0  |      |      |      | FINST=32KHz @ I_LRC/4 & I_LRC/2                                    |
|                 |                                        |                 | 1.6  |      |      |      | FINST=32KHz @ E_LXT/4 & E_LXT/2                                    |
|                 |                                        | 5V              | 4.0  |      |      | v    | RSTb (0.8 V <sub>DD</sub> )                                        |
|                 |                                        | 3V              | 2.4  |      |      | v    |                                                                    |
| VIH             | Input high voltage                     | 5V              | 3.5  |      |      | v    | All other I/O pins, EX_CKI0/1, INT0/1                              |
| • 10            | input night voltage                    | ЗV              | 2.1  |      |      | •    | CMOS option (0.7 VDD)                                              |
|                 |                                        | 5V              | 2.5  |      |      | v    | All other I/O pins, EX_CKI0/1                                      |
|                 |                                        | 3V              | 1.5  |      |      |      | TTL option (0.5 V <sub>DD</sub> )                                  |
|                 |                                        | 5V              |      |      | 1.0  | v    | RSTb (0.2 V <sub>DD</sub> )                                        |
|                 |                                        | 3V              |      |      | 0.6  |      |                                                                    |
| VIL             | Input low voltage                      | 5V              |      |      | 1.5  | V    | All other I/O pins, EX_CKI0/1, INT0/1                              |
|                 | -                                      | 3V              |      |      | 0.9  |      | CMOS option (0.3 VDD)                                              |
|                 |                                        | 5V              |      |      | 1.0  | V    | All other I/O pins, EX_CKI0/1<br>TTL option (0.2 V <sub>DD</sub> ) |
|                 |                                        | 3V              |      |      | 0.6  |      |                                                                    |
| Іон             | Output high current<br>(Small current) | 5V              |      | 2.6  |      | mA   | V <sub>OH</sub> =4.0V                                              |
|                 | (Smail current)                        | 3V              |      | 1.4  |      |      | V <sub>OH</sub> =2.0V                                              |

| Symbol          | Parameter             | V <sub>DD</sub> | Min. | Тур. | Max. | Unit | Condition                                   |
|-----------------|-----------------------|-----------------|------|------|------|------|---------------------------------------------|
|                 | Output high current   | 5V              |      | 26.0 |      |      | V <sub>OH</sub> =4.0V                       |
|                 | (Normal current)      | ЗV              |      | 15.3 |      | mA   | V <sub>OH</sub> =2.0V                       |
|                 | Output low current    | 5V              |      | 10.1 |      | mA   | V <sub>OL</sub> =1.0V                       |
| I <sub>OL</sub> | (Small current)       | 3V              |      | 6.2  |      | ША   | VOL=1.0V                                    |
| IOL             | Output low current    | 5V              |      | 28.7 |      | mA   | V <sub>OL</sub> =1.0V                       |
|                 | (Normal current)      | ЗV              |      | 17.9 |      |      |                                             |
|                 | Output low current    | 5V              |      | 78.9 |      | mA   | V <sub>OL</sub> =1.0V                       |
| I <sub>OL</sub> | (Large current)       | 3V              |      | 52.7 |      |      |                                             |
| -01             | Output low current    | 5V              |      | 21.3 |      | mA   | V <sub>OL</sub> =1.0V                       |
|                 | (Constant current)    | 3V              |      | 20.9 |      |      |                                             |
| ILIR            | Large IR sink current | 5V              |      | 420  |      | mA   | V <sub>OL</sub> =1.0V, Large IR             |
|                 |                       | 3V              |      | 340  |      |      | -                                           |
|                 |                       |                 |      |      |      | Norm | nal Mode                                    |
|                 |                       | 5V              |      | 2.5  |      | mA   |                                             |
|                 |                       | ЗV              |      | 1.2  |      | ma   | F <sub>HOSC</sub> =20.8MHz @ I_HRC/2        |
|                 |                       | 5V              |      | 1.7  |      | m۸   |                                             |
|                 |                       | ЗV              |      | 0.8  |      | mA   | FHOSC=20.8MHz @ I_HRC/4                     |
|                 |                       | 5V              |      | 2.3  |      | m۸   |                                             |
|                 |                       | ЗV              |      | 1.1  |      | mA   | F <sub>HOSC</sub> =19.2MHz @ I_HRC/2        |
|                 |                       | 5V              |      | 1.6  |      | m۸   | F <sub>HOSC</sub> =19.2MHz @ I HRC/4        |
|                 |                       | 3V              |      | 0.7  |      | mA   |                                             |
|                 |                       | 5V              |      | 1.9  |      | m۸   |                                             |
|                 |                       | ЗV              |      | 0.9  |      | mA   | F <sub>HOSC</sub> =14.4MHz @ I_HRC/2        |
|                 |                       | 5V              |      | 1.3  |      | m۸   | F <sub>HOSC</sub> =14.4MHz @ I_HRC/4        |
|                 |                       | ЗV              |      | 0.6  |      | mA   |                                             |
|                 |                       | 5V              |      | 1.8  |      | mA   | F <sub>HOSC</sub> =13.6MHz @ I_HRC/2        |
| IOP             | Operating current     | 3V              |      | 0.9  |      | IIIA |                                             |
|                 |                       | 5V              |      | 1.2  |      | m۸   |                                             |
|                 |                       | ЗV              |      | 0.6  |      | mA   | F <sub>HOSC</sub> =13.6MHz @ I_HRC/4        |
|                 |                       | 5V              |      | 2.6  |      | m۸   |                                             |
|                 |                       | ЗV              |      | 1.2  |      | mA   | FHOSC=16MHz @ I_HRC/2 & E_HXT/              |
|                 |                       | 5V              |      | 2.0  |      |      |                                             |
|                 |                       | ЗV              |      | 0.9  |      | mA   | FHOSC=16MHz @ I_HRC/4 & E_HXT/              |
|                 |                       | 5V              |      | 1.6  |      |      |                                             |
|                 |                       | ЗV              |      | 0.7  |      | mA   | F <sub>HOSC</sub> =8MHz @ I_HRC/2 & E_HXT/2 |
|                 |                       | 5V              |      | 1.3  |      | m A  |                                             |
|                 |                       | ЗV              |      | 0.5  |      | mA   | F <sub>HOSC</sub> =8MHz @ I_HRC/4 & E_HXT/4 |
|                 |                       | 5V              |      | 0.8  |      | m^   |                                             |
|                 |                       | 3V              |      | 0.4  |      | mA   | F <sub>HOSC</sub> =4MHz @ I_HRC/2 & E_XT/2  |
|                 |                       | 5V              |      | 0.7  |      |      |                                             |
|                 |                       | 3V              |      | 0.3  |      | mA   | F <sub>HOSC</sub> =4MHz @ I_HRC/4 & E_XT/4  |

| Symbol           | Parameter          | V <sub>DD</sub> | Min. | Тур. | Max. | Unit | Condition                                  |
|------------------|--------------------|-----------------|------|------|------|------|--------------------------------------------|
|                  |                    | 5V              |      | 0.6  |      |      |                                            |
|                  |                    | ЗV              |      | 0.3  |      | mA   | F <sub>HOSC</sub> =1MHz @ I_HRC/2 & E_XT/2 |
|                  |                    | 5V              |      | 0.6  |      | mA   |                                            |
|                  |                    | 3V              |      | 0.2  |      | ШA   | F <sub>HOSC</sub> =1MHz @ I_HRC/4 & E_XT/4 |
|                  |                    |                 |      |      |      | Slo  | w Mode                                     |
|                  |                    | 5V              |      | 6.7  |      | •    | FHOSC disabled,                            |
|                  |                    | 3V              |      | 2.9  |      | uA   | FLOSC=32KHz @ I_LRC/2                      |
|                  |                    | 5V              |      | 8.9  |      | A    | F <sub>HOSC</sub> disabled,                |
|                  |                    | 3V              |      | 3.7  |      | uA   | FLOSC=32KHz @ E_LXT/2                      |
|                  |                    | 5V              |      | 4.7  |      | uA   | F <sub>HOSC</sub> disabled,                |
|                  |                    | ЗV              |      | 1.9  |      | uA   | FLOSC=32KHz @ I_LRC/4                      |
|                  |                    | 5V              |      | 6.8  |      | uA   | F <sub>HOSC</sub> disabled,                |
|                  |                    | 3V              |      | 2.6  |      | uA   | FLOSC=32KHz @ E_LXT/4                      |
| I <sub>STB</sub> | Standby current    | 5V              |      | 3.0  |      | uA   | Standby mode, FHOSC disabled,              |
| 1318             | olandby current    | 3V              |      | 1.0  |      | un   | FLOSC=32KHz @ I_LRC/4                      |
|                  |                    | 5V              |      |      | 0.5  | uA   | Halt mode, WDT disabled.                   |
| IHALT            | Halt current       | ЗV              |      |      | 0.2  |      |                                            |
| INALI            |                    | 5V              |      |      | 5.0  | uA   | Halt mode, WDT enabled.                    |
|                  |                    | ЗV              |      |      | 2.0  |      |                                            |
|                  |                    | 5V              |      | 55   |      | KΩ   | Pull-High resistor (not include PA5)       |
| R <sub>PH</sub>  | Pull-High resistor | 3V              |      | 105  |      |      |                                            |
|                  |                    | 5V              |      | 80   |      | KΩ   | Pull-High resistor (PA5)                   |
|                  |                    | 3V              |      | 80   |      |      |                                            |
| $R_{PL}$         | Pull-Low resistor  | 5V              |      | 55   |      | KΩ   | Pull-Low resistor                          |
|                  |                    | 3V              |      | 105  |      |      |                                            |

## 6.3 Comparator / LVD Characteristics

(V\_DD=5V, V\_SS=0V, T\_A=25 °C unless otherwise specified.)

| Symbol           | Parameter                         | Min. | Тур. | Max. | Unit | Condition                         |
|------------------|-----------------------------------|------|------|------|------|-----------------------------------|
| Vivr             | Comparator input voltage range    | 0    |      | 5    | ۷    | F <sub>HOSC</sub> =1MHz           |
| T <sub>ENO</sub> | Comparator enable to output valid |      | 20   |      | ms   | F <sub>HOSC</sub> =1MHz           |
| Ico              | Operating current of comparator   |      | 250  |      | uA   | F <sub>HOSC</sub> =1MHz, P2V mode |
| I <sub>LVD</sub> | Operating current of LVD          |      | 300  |      | uA   | F <sub>HOSC</sub> =1MHz, LVD=4.3V |
| ELVD             | LVD voltage error                 |      |      | 3    | %    | F <sub>HOSC</sub> =1MHz, LVD=4.3V |

## 6.4 ADC Characteristics

(V\_DD=5V, V\_SS=0V, T\_A=25  $^{\circ}\!\mathrm{C}$  unless otherwise specified.)

| Symbol            | Parameter                                     | Min.                 | Тур. | Max.            | Unit    | Condition                                         |
|-------------------|-----------------------------------------------|----------------------|------|-----------------|---------|---------------------------------------------------|
| V <sub>REFH</sub> | VREFH input voltage                           | 2V                   |      | $V_{\text{DD}}$ | V       | Ext. reference voltage                            |
| $V_{REF4}$        | Int. 4V reference voltage, $V_{DD}$ =5V       | 3.96                 | 4    | 4.04            | V       |                                                   |
| V <sub>REF3</sub> | Int. 3V reference voltage, $V_{DD}$ =5V       | 2.97                 | 3    | 3.03            | V       |                                                   |
| V <sub>REF2</sub> | Int. 2V reference voltage, $V_{DD}=5V$        | 1.98                 | 2    | 2.02            | V       |                                                   |
| VREF              | Int. $V_{DD}$ reference voltage, $V_{DD}$ =5V |                      | VDD  |                 | V       |                                                   |
|                   | Internal reference supply voltage             | $V_{\text{REF}}+0.5$ |      |                 | V       | Minimum supply voltage                            |
|                   | ADC analog input voltage                      | 0                    |      | VREFH           | V       |                                                   |
| IOP(ADC)          | ADC current consumption                       |                      | 0.3  |                 | mA      |                                                   |
| ADCLK             | ADC Clock Frequency                           |                      |      | 2M              | Hz      |                                                   |
| ADCYCLE           | ADC Conversion Cycle Time                     | 16                   |      |                 | 1/ADCLK | SHCLK=2 ADC clock                                 |
| ADCsample         | ADC Sampling Rate                             |                      |      | 125             | K/sec   | V <sub>DD</sub> =5V                               |
| DNL               | Differential Nonlinearity                     | ±1                   |      |                 | LSB     |                                                   |
| INL               | Integral Nonlinearity                         | ±2                   |      |                 | LSB     | V <sub>DD</sub> =5.0V, AVREFH=5V,<br>FADSMP=62.5K |
| NMC               | No Missing Code                               | 10                   | 11   | 12              | Bits    |                                                   |

## 6.5 Characteristic Graph



6.5.1 Frequency vs. V<sub>DD</sub> of I\_HRC





## 6.5.3 Frequency vs. V<sub>DD</sub> of I\_LRC



8.00% 6.00% 4.00% 2.00% 0.00% Freq. (%) ---I\_LRC @3V -2.00% ----I\_LRC @5V -4.00% -6.00% -8.00% -10.00% -12.00% -25 0 25 50 75 100 125 Temperature (°C)

6.5.4 Frequency vs. Temperature of I\_LRC









6.5.6 Low Dropout Regulator vs. Temperature



6.5.7 Pull High Resistor vs. VDD





6.5.8 Pull High Resistor vs. Temperature



0.50

0.00

1.20

1.50

2.00

2.50

3.00

3.50



4.50

4.00

VDD(V)

5.00

5.50

6.00

6.50









## 6.6 Recommended Operating Voltage

Recommended Operating Voltage (Temperature range: -40 °C ~ +85 °C)

| Frequency        | Min. Voltage | Max. Voltage | LVR: default (25℃) | LVR: Recommended<br>(-40 ℃ ~ +85 ℃) |
|------------------|--------------|--------------|--------------------|-------------------------------------|
| 20.8M/2T         | 3.6V         | 5.5V         | 4.2V               | 4.2V                                |
| 19.2M/2T         | 3.6V         | 5.5V         | 4.2V               | 4.2V                                |
| 14.4M/2T         | 2.7V         | 5.5V         | 3.0V               | 3.3V                                |
| 13.6M/2T         | 2.7V         | 5.5V         | 3.0V               | 3.3V                                |
| 16M/2T           | 2.7V         | 5.5V         | 3.0V               | 3.3V                                |
| 20.8M/4T         | 2.4V         | 5.5V         | 2.7V               | 3.0V                                |
| 19.2M/4T         | 2.4V         | 5.5V         | 2.7V               | 3.0V                                |
| 14.4M/4T         | 2.2V         | 5.5V         | 2.4V               | 2.7V                                |
| 13.6M/4T         | 2.2V         | 5.5V         | 2.4V               | 2.7V                                |
| 16M/4T           | 2.0V         | 5.5V         | 2.2V               | 2.4V                                |
| 8M (2T or 4T)    | 2.0V         | 5.5V         | 2.2V               | 2.4V                                |
| $\leq$ 6M (2T or | 1.8V         | 5.5V         | 2.0V               | 2.2V                                |
| 4T)              |              |              |                    |                                     |



## 6.7 LVR vs. Temperature

## 6.8 LVD vs. Temperature



## 7. Package Dimension

7.1 8-Pin Plastic SOP (150 mil)



7.2 14-Pin Plastic SOP (150 mil)



## 7.3 16-Pin Plastic SOP (150 mil)



## 8. Ordering Information

| P/N        | Package Type | Pin Count | Package Width | Shipping                                                                     |
|------------|--------------|-----------|---------------|------------------------------------------------------------------------------|
| CY8B62AS8  | SOP          | 8         | 150 mil       | <u>Tape &amp; Reel</u> : 2.5K pcs per Reel<br><u>Tube</u> : 100 pcs per Tube |
| CY8B62AS14 | SOP          | 14        | 150 mil       | <u>Tape &amp; Reel</u> : 2.5K pcs per Reel<br><u>Tube</u> : 100 pcs per Tube |
| CY8B62AS16 | SOP          | 16        | 150 mil       | <u>Tape &amp; Reel</u> : 2.5K pcs per Reel<br><u>Tube</u> : 50 pcs per Tube  |